Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC

被引:8
|
作者
Chung, Hua-Chang [1 ]
Chen, Zong-Yi [2 ]
Chang, Pao-Chi [2 ]
机构
[1] STEC Inc, Hsinchu, Taiwan
[2] Natl Cent Univ, Dept Commun Engn, Jhongli, Taiwan
关键词
Deblocking Filter; H.264/AVC; Low Power Design; FPGA; Hardware Implementation;
D O I
10.1109/TCE.2011.5955212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An adaptive in-loop deblocking filter (DF) is standardized in H.264/AVC to reduce blocking artifacts and improve compression efficiency. This paper proposes a low power DF architecture with hybrid and intelligent edge skip filtering order. We further adopt a four-stage pipeline to boost the speed of DF process and the proposed Horizontal Edge Skip Processing Architecture (HESPA) offers an edge skip aware mechanism for filtering the horizontal edges that not only reduces power consumption but also reduces the filtering processes down to 100 clock cycles per macroblock (MB). In addition, the architecture utilizes the buffers efficiently to store the temporary data without affecting the standard-defined data dependency by a reasonable strategy of edge filtering order to enhance the reusability of the intermediate data. The system throughput can then be improved and the power consumption can also be reduced. Simulation results show that more than 34% of logic power measured in FPGA can be saved when the proposed HESPA is enabled. Furthermore, the proposed architecture is implemented on a 0.1 mu m standard cell library, which consumes 19.8K gates at a clock frequency of 200 MHz, which compares competitively with other state-of-the-art works in terms of hardware cost(1).
引用
收藏
页码:713 / 719
页数:7
相关论文
共 50 条
  • [41] Parallel processing for deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 188 - 191
  • [42] Fast Deblocking Filter Implementation Method and it's architecture for H.264/AVC
    Hayashi, Yoshinori
    Song, Tian
    Koeta, Eiji
    Shimamoto, Takashi
    ECTI-CON 2008: PROCEEDINGS OF THE 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2008, : 465 - +
  • [43] A high throughput and data reuse architecture for H.264/AVC deblocking filter
    Chao, Yi-Chih
    Lin, Ji-Kun
    Yang, Jar-Ferr
    Liu, Bin-Da
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1260 - +
  • [44] A high-performance pipeline architecture for deblocking filter of H.264/AVC
    Chen, YanLing
    Huang, Liang
    Peng, Xiaoming
    Cao, Xixin
    IC-BNMT 2007: PROCEEDINGS OF 2007 INTERNATIONAL CONFERENCE ON BROADBAND NETWORK & MULTIMEDIA TECHNOLOGY, 2007, : 63 - 66
  • [45] An efficient architecture for adaptive deblocking filter of H.264/AVC video coding
    Sima, M
    Zhou, YH
    Zhang, W
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 292 - 296
  • [46] An efficient architecture of deblocking filter with high frame rate for H.264/AVC
    Lim, Yo-Han
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2006, 21 (07) : 599 - 607
  • [47] A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications
    Chun-Lung Hsu
    Yu-Sheng Huang
    Journal of Signal Processing Systems, 2008, 52 : 211 - 229
  • [48] A fast-deblocking boundary-strength based architecture design of deblocking filter in H.264/AVC applications
    Hsu, Chun-Lung
    Huang, Yu-Sheng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (03): : 211 - 229
  • [49] Hardware architecture design of CABAC codec for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 248 - +
  • [50] A Dual-Mode Deblocking Filter Design for HEVC and H.264/AVC
    Li, Muchen
    Zhou, Jinjia
    Zhou, Dajiang
    Peng, Xiao
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (06) : 1366 - 1375