Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC

被引:8
|
作者
Chung, Hua-Chang [1 ]
Chen, Zong-Yi [2 ]
Chang, Pao-Chi [2 ]
机构
[1] STEC Inc, Hsinchu, Taiwan
[2] Natl Cent Univ, Dept Commun Engn, Jhongli, Taiwan
关键词
Deblocking Filter; H.264/AVC; Low Power Design; FPGA; Hardware Implementation;
D O I
10.1109/TCE.2011.5955212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An adaptive in-loop deblocking filter (DF) is standardized in H.264/AVC to reduce blocking artifacts and improve compression efficiency. This paper proposes a low power DF architecture with hybrid and intelligent edge skip filtering order. We further adopt a four-stage pipeline to boost the speed of DF process and the proposed Horizontal Edge Skip Processing Architecture (HESPA) offers an edge skip aware mechanism for filtering the horizontal edges that not only reduces power consumption but also reduces the filtering processes down to 100 clock cycles per macroblock (MB). In addition, the architecture utilizes the buffers efficiently to store the temporary data without affecting the standard-defined data dependency by a reasonable strategy of edge filtering order to enhance the reusability of the intermediate data. The system throughput can then be improved and the power consumption can also be reduced. Simulation results show that more than 34% of logic power measured in FPGA can be saved when the proposed HESPA is enabled. Furthermore, the proposed architecture is implemented on a 0.1 mu m standard cell library, which consumes 19.8K gates at a clock frequency of 200 MHz, which compares competitively with other state-of-the-art works in terms of hardware cost(1).
引用
收藏
页码:713 / 719
页数:7
相关论文
共 50 条
  • [31] A Hardware Sharing Architecture of Deblocking Filter for VP8 and H.264/AVC Video Coding
    Chou, Yu-Lin
    Wu, Chung-Bin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1915 - 1918
  • [32] Hardware-and-Memory-Sharing Architecture of Deblocking Filter for VP8 and H.264/AVC
    Wu, Chung-Bin
    Wang, Li-Hung
    Chou, Yu-Lin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2017, 63 (03) : 216 - 224
  • [34] Decoder-Friendly H.264/AVC Deblocking Filter Design
    Lee, Szu-Wei
    Kuo, C. -C. Jay
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXIII, 2010, 7798
  • [35] Design of adaptive deblocking filter for H.264/AVC decoder SOC
    Yang Kim
    Zhang Chun
    Wang Zhihua
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 109 - +
  • [36] HLS and manual Design methodology for H.264/AVC Deblocking Filter
    Damak, Taheni
    Ayadi, LellaAycha
    Masmoudi, Nouri
    Bilavarn, Sebastien
    2015 World Congress on Information Technology and Computer Applications (WCITCA), 2015,
  • [37] An effective method of deblocking filter for H.264/AVC
    Chen, Hao
    Hu, Ruimin
    Gao, Yuan
    2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 1092 - 1095
  • [38] Windows processing for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    Zeng, Jian-Ping
    Hsu, Wan-Chug
    Yu, Chao-Tang
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 3667 - +
  • [39] An efficient architecture of high-performance deblocking filter for H.264/AVC
    Lee, Seonyoung
    Cho, Kyeongsoon
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1736 - 1739
  • [40] An efficient hardware architecture for H.264 adaptive deblocking filter algorithm
    Parlak, Mustafa
    Hamzaoglu, Ilker
    AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 381 - +