Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC

被引:8
|
作者
Chung, Hua-Chang [1 ]
Chen, Zong-Yi [2 ]
Chang, Pao-Chi [2 ]
机构
[1] STEC Inc, Hsinchu, Taiwan
[2] Natl Cent Univ, Dept Commun Engn, Jhongli, Taiwan
关键词
Deblocking Filter; H.264/AVC; Low Power Design; FPGA; Hardware Implementation;
D O I
10.1109/TCE.2011.5955212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An adaptive in-loop deblocking filter (DF) is standardized in H.264/AVC to reduce blocking artifacts and improve compression efficiency. This paper proposes a low power DF architecture with hybrid and intelligent edge skip filtering order. We further adopt a four-stage pipeline to boost the speed of DF process and the proposed Horizontal Edge Skip Processing Architecture (HESPA) offers an edge skip aware mechanism for filtering the horizontal edges that not only reduces power consumption but also reduces the filtering processes down to 100 clock cycles per macroblock (MB). In addition, the architecture utilizes the buffers efficiently to store the temporary data without affecting the standard-defined data dependency by a reasonable strategy of edge filtering order to enhance the reusability of the intermediate data. The system throughput can then be improved and the power consumption can also be reduced. Simulation results show that more than 34% of logic power measured in FPGA can be saved when the proposed HESPA is enabled. Furthermore, the proposed architecture is implemented on a 0.1 mu m standard cell library, which consumes 19.8K gates at a clock frequency of 200 MHz, which compares competitively with other state-of-the-art works in terms of hardware cost(1).
引用
收藏
页码:713 / 719
页数:7
相关论文
共 50 条
  • [21] An efficient pipeline architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (01): : 99 - 107
  • [22] A highly parallel architecture for deblocking filter in H.264/AVC
    Li, LF
    Goto, S
    Ikenaga, T
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07) : 1623 - 1629
  • [23] A performance optimized architecture of deblocking filter for H.264/AVC
    CHEN, Zhi-de
    LIAO, Wan-ming
    WANG, Liang-hao
    ZHANG, Ming
    ZHENG, Wei
    Journal of China Universities of Posts and Telecommunications, 2007, 14 (SUPPL. 1): : 84 - 88
  • [24] Configurable VLSI architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (08) : 1072 - 1082
  • [25] An efficient architecture for hardware implementation of H.264/AVC deblocking filtering
    Tobajas, Felix
    Callico, Gustavo
    Perez, Pedro A.
    De Armas, Valentin
    Sarmiento, Roberto
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 418 - 419
  • [26] A Parallel Hardware Architecture of Deblocking Filter in H264/AVC
    Kthiri, M.
    Kadionik, P.
    Levi, H.
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2010 9TH INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND TELECOMMUNICATIONS (ISETC), 2010, : 341 - 344
  • [27] A Memory Interleaving and Interlacing Architecture for Deblocking Filter in H.264/AVC
    Lai, Yeong-Kang
    Chen, Lien-Fei
    Chiou, Wei-Che
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (04) : 2812 - 2818
  • [28] Memory and performance optimized architecture of deblocking filter in H.264/AVC
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    MUE: 2007 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND UBIQUITOUS ENGINEERING, PROCEEDINGS, 2007, : 220 - +
  • [29] Implemented architecture design of deblocking filter for H.264
    Fang, Jian
    Zhang, Ding
    Xu, Hong
    Wang, Kuang
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2008, 42 (03): : 460 - 465
  • [30] A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC
    Khurana, Gaurav
    Kassim, Ashraf A.
    Chua, Tien Ping
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 536 - 540