Resolution enhancement techniques for high-speed multi-stage pipelined ADC's based on a multi-bit multiplying DAC

被引:0
|
作者
Lee, JS [1 ]
Joo, SH [1 ]
Lee, SH [1 ]
机构
[1] Hynix Co Ltd, Seoul, South Korea
关键词
calibration; ADC; CFCS; high-resolution;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes resolution enhancement techniques for high-speed multi-stage pipelined analog-to-digital converters (ADC's) based on a multi-bit/stage multiplying digital-to-analog converter. The proposed techniques increase ADC resolution and simultaneously minimize chip area, power dissipation. and circuit complexity by removing the gain-proration procedure, which is required in conventional digitally calibrated multi-stage ADC's to reduce unavoidable gain errors between stages with more than two stages calibrated. The resolution of the proposed ADC can be extended furthermore by combining a conventional commutated feedback-capacitor switching scheme with the digital-domain self calibration.
引用
收藏
页码:1092 / 1099
页数:8
相关论文
共 50 条
  • [41] Substrate-bias assisted hot electron injection method for high-speed, low-voltage, and multi-bit flash memories
    School of Electrical Engineering, Korea University, Seoul 136-713, Korea, Republic of
    Jpn. J. Appl. Phys., 12
  • [42] Design of a multi-stage microfluidics system for high-speed flow cytometry and closed system cell sorting for cytomics
    Grafton, Meggie
    Reece, Lisa M.
    Irazoquil, Pedro P.
    Jung, Byunghoo
    Summers, Huw D.
    Bashir, Rashid
    Leary, James F.
    IMAGING, MANIPULATION, AND ANALYSIS OF BIOMOLECULES, CELLS, AND TISSUES VI, 2008, 6859
  • [43] Do high-speed railways accelerate urban land expansion in China? A study based on the multi-stage difference-in-differences model
    Zhu, Xinhua
    Qian, Tiannan
    Wei, Yigang
    SOCIO-ECONOMIC PLANNING SCIENCES, 2020, 71
  • [44] A 12-bit, 2.5-bit/cycle, 1 MS/s two-stage cyclic ADC, for high-speed CMOS Image sensors
    Kaur, Amandeep
    Mishra, Deepak
    Sarkar, Mukul
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [45] High-Speed Fabrication of Clear Transparent Cellulose Nanopaper by Applying Humidity-Controlled Multi-Stage Drying Method
    Li, Chenyang
    Kasuga, Takaaki
    Uetani, Kojiro
    Koga, Hirotaka
    Nogi, Masaya
    NANOMATERIALS, 2020, 10 (11) : 1 - 10
  • [46] Performance evaluation on high-speed multi-channel CWDM system by using offset-launch method and multi-stage decision feedback equalizer
    Chen, Fu-Hsiung
    IEICE ELECTRONICS EXPRESS, 2011, 8 (22): : 1870 - 1875
  • [47] Multi-stage remote sensing super-resolution network with deep fusion and structure enhancement based on CNN and transformer
    Liu, Jingyi
    Yang, Xiaomin
    SIGNAL IMAGE AND VIDEO PROCESSING, 2025, 19 (05)
  • [48] Low-Noise Broadband CMOS TIA Based on Multi-Stage Stagger-Tuned Amplifier for High-Speed High-Sensitivity Optical Communication
    Li, Dan
    Liu, Ming
    Gao, Shengwei
    Shi, Yongjun
    Zhang, Yihua
    Li, Zhiyong
    Chiang, Patrick Yin
    Maloberti, Franco
    Geng, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (10) : 3676 - 3689
  • [49] High Speed Frequency-Mapping-Based Associative Memory Using Compact Multi-Bit Encoders and a Path-Selecting Scheme
    Sasaki, Seiryu
    Yasuda, Masahiro
    Kawabata, Akio
    Koide, Tetsushi
    Mattausch, Hans Juergen
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (04)
  • [50] High-speed multi-stage gas-steam turbine with flow bleeding in a novel thermodynamic cycle for decarbonizing power generation
    Ziolkowski, Pawel
    Witanowski, Lukasz
    Klonowicz, Piotr
    Mikielewicz, Dariusz
    RENEWABLE ENERGY, 2024, 237