Resolution enhancement techniques for high-speed multi-stage pipelined ADC's based on a multi-bit multiplying DAC

被引:0
|
作者
Lee, JS [1 ]
Joo, SH [1 ]
Lee, SH [1 ]
机构
[1] Hynix Co Ltd, Seoul, South Korea
关键词
calibration; ADC; CFCS; high-resolution;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes resolution enhancement techniques for high-speed multi-stage pipelined analog-to-digital converters (ADC's) based on a multi-bit/stage multiplying digital-to-analog converter. The proposed techniques increase ADC resolution and simultaneously minimize chip area, power dissipation. and circuit complexity by removing the gain-proration procedure, which is required in conventional digitally calibrated multi-stage ADC's to reduce unavoidable gain errors between stages with more than two stages calibrated. The resolution of the proposed ADC can be extended furthermore by combining a conventional commutated feedback-capacitor switching scheme with the digital-domain self calibration.
引用
收藏
页码:1092 / 1099
页数:8
相关论文
共 50 条
  • [1] An 11-bit 45MS/s pipelined ADC with rapid calibration of DAC errors in a multi-bit pipeline stage
    Ahmed, Imran
    Johns, David A.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 147 - 150
  • [2] Accurate Multi-bit Feedback DAC Dedicated to High-speed Continuous-time ΔΣ Converters
    Mariano, A.
    Majek, C.
    Dallet, D.
    Deval, Y.
    Begueret, J. B.
    2010 FIRST IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2010, : 85 - 88
  • [3] Multi-bit cascade ΣΔ modulator for high-speed A/D conversion with reduced sensitivity to DAC errors
    Medeiro, F
    Perez-Verdu, B
    de la Rosa, JM
    Rodriguez-Vazquez, A
    ELECTRONICS LETTERS, 1998, 34 (05) : 422 - 424
  • [4] Multi-bit cascade ΣΔ modulator for high-speed A/D conversion with reduced sensitivity to DAC errors
    Inst. Microelectronica de Sevillti, C.S.I.C., Edificio CICA-CNM, Avda. Reina Mercedes s/n, 41012 Sevilla, Spain
    Electron Lett, 5 (422-424):
  • [5] A Hybrid ADC Combining Capacitive DAC-Based Multi-bit/Cycle SAR ADC with Flash ADC
    Kim, Seung-Bum
    Kwon, Kee-Won
    2016 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATIONS (ICEIC), 2016,
  • [6] A High Resolution Multi-Bit Incremental Converter Insensitive to DAC Mismatch Error
    Wang, Biao
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [7] Speed & Resolution Enhancement of 12-bit SAR ADC DAC based approach
    Sooraj, V. S.
    Joseph, George M.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1655 - 1658
  • [8] A high-speed packet classification using multi-bit tree bitmap
    Choi, BC
    Lee, HS
    Kim, BT
    Lee, JT
    PROCEEDINGS OF THE EIGHTH IASTED INTERNATIONAL CONFERENCE ON INTERNET AND MULTIMEDIA SYSTEMS AND APPLICATIONS, 2004, : 184 - 189
  • [9] High-Speed serial protocol multi-link and multi-stage for FPGAs
    Caruso, David M.
    Airabella, Andres M.
    Melo, Rodrigo A.
    2019 X SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL), 2019, : 17 - 23
  • [10] High-speed target multi-stage interception scheme based on game theory
    Wang, Xin
    Yan, Jie
    Meng, Tingwei
    Hangkong Xuebao/Acta Aeronautica et Astronautica Sinica, 2022, 43 (09):