Resolution enhancement techniques for high-speed multi-stage pipelined ADC's based on a multi-bit multiplying DAC

被引:0
|
作者
Lee, JS [1 ]
Joo, SH [1 ]
Lee, SH [1 ]
机构
[1] Hynix Co Ltd, Seoul, South Korea
关键词
calibration; ADC; CFCS; high-resolution;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes resolution enhancement techniques for high-speed multi-stage pipelined analog-to-digital converters (ADC's) based on a multi-bit/stage multiplying digital-to-analog converter. The proposed techniques increase ADC resolution and simultaneously minimize chip area, power dissipation. and circuit complexity by removing the gain-proration procedure, which is required in conventional digitally calibrated multi-stage ADC's to reduce unavoidable gain errors between stages with more than two stages calibrated. The resolution of the proposed ADC can be extended furthermore by combining a conventional commutated feedback-capacitor switching scheme with the digital-domain self calibration.
引用
收藏
页码:1092 / 1099
页数:8
相关论文
共 50 条
  • [21] FLOW PHYSICS DURING SURGE AND RECOVERY OF A MULTI-STAGE HIGH-SPEED COMPRESSOR
    Zhao, Fanzhou
    Dodds, John
    Vahdati, Mehdi
    PROCEEDINGS OF THE ASME TURBO EXPO 2020: TURBOMACHINERY TECHNICAL CONFERENCE AND EXPOSITION, VOL 2E, PT II, 2020,
  • [22] A multi-stage high-speed railroad vibration isolation system with "negative" stiffness
    Lee, C-M
    Goverdovskiy, V. N.
    JOURNAL OF SOUND AND VIBRATION, 2012, 331 (04) : 914 - 921
  • [23] Mass transfer area in a multi-stage high-speed disperser with split packing
    Tao Ai
    Aslam M.Mudassar
    Ziqi Cai
    Zhengming Gao
    Chinese Journal of Chemical Engineering, 2019, 27 (04) : 772 - 780
  • [24] Research on Performance High-speed Multi-stage Cylinder Linear Induction Motor
    Guan Xiao-cun
    Lei Bin
    Li Zhi-yuan
    Zhao Ran
    2012 INTERNATIONAL CONFERENCE ON FUTURE ENERGY, ENVIRONMENT, AND MATERIALS, PT C, 2012, 16 : 1904 - 1912
  • [25] Evaluation of supplier performance of high-speed train based on multi-stage multi-criteria decision-making method
    Xue Min
    Fu Chao
    Feng Nan-Ping
    Lu Guang-Yan
    Chang Wen-Jun
    Yang Shan-Lin
    KNOWLEDGE-BASED SYSTEMS, 2018, 162 : 238 - 251
  • [26] High-speed multi-stage ATM switch based on hierarchical cell resequencing architecture and WDM interconnection
    Yasukawa, S
    Yamanaka, N
    Oki, E
    Kawano, R
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (02) : 219 - 228
  • [27] High-speed multi-stage ATM switch based on hierarchical cell resequencing architecture and WDM interconnection
    Yasukawa, S
    Yamanaka, N
    Oki, E
    Kawano, R
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1999, E82B (02) : 271 - 280
  • [28] Design of a high-speed CMOS multi-bit quantizer for continuous-time Delta-Sigma Modulator applications
    André Mariano
    Birama Goumballa
    Dominique Dallet
    Yann Deval
    Jean-Baptiste Bégueret
    Analog Integrated Circuits and Signal Processing, 2008, 57 : 79 - 87
  • [29] A 5-mW 0.26-mm2 10-bit 20-MS/s pipelined CMOS ADC with multi-stage amplifier sharing technique
    Jeon, Young-Deuk
    Lee, Seung-Chul
    Kim, Kwi-Dong
    Kwon, Jong-Kee
    Kim, Jongdae
    Park, Dongsoo
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 544 - +
  • [30] A 5-mW 0.26-mm2 10-bit 20-MS/s pipelined CMOS ADC with multi-stage amplifier sharing technique
    Jeon, Young-Deuk
    Lee, Seung-Chul
    Kim, Kwi-Dong
    Kwon, Jong-Kee
    Kim, Jongdae
    Park, Dongsoo
    ESSCIRC Proc. Eur. Solid State Circuits Conf., 1600, (544-547):