Exploiting Locality to Improve Circuit-level Timing Speculation

被引:1
|
作者
Xin, Jing [1 ]
Joseph, Russ [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
关键词
Error locality; timing speculation; low-power design; reliability;
D O I
10.1109/L-CA.2009.50
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Circuit-level timing speculation has been proposed as a technique to reduce dependence on design margins, eliminating power and performance overheads. Recent work has proposed microarchitectural methods to dynamically detect and recover from timing errors in processor logic. This work has not evaluated or exploited the disparity of error rates at the level of static instructions. In this paper, we demonstrate pronounced locality in error rates at the level of static instructions. We propose timing error prediction to dynamically anticipate timing errors at the instruction-level and reduce the costly recovery penalty. This allows us to achieve 43.6% power savings when compared to a baseline policy and incurs only 6.9% performance penalty.
引用
收藏
页码:40 / 43
页数:4
相关论文
共 50 条
  • [41] Circuit-level Wireless Systems Design at Microwave Frequencies
    Costanzo, Alessandra
    Masotti, Diego
    Rizzoli, Vittorio
    2014 INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC MODELING AND OPTIMIZATION FOR RF, MICROWAVE, AND TERAHERTZ APPLICATIONS (NEMO), 2014,
  • [42] A Circuit-Level Amoeba-Inspired SAT Solver
    Takeuchi, Naoki
    Aono, Masashi
    Hara-Azumi, Yuko
    Ayala, Christopher L.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 2139 - 2143
  • [43] Improving simulation efficiency for circuit-level power estimation
    Marculescu, R
    Ababei, C
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 471 - 474
  • [44] Circuit-Level Requirements for MOSFET-Replacement Devices
    Kam, Hei
    King-Liu, Tsu-Jae
    Alon, Elad
    Horowitz, Mark
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 427 - 427
  • [45] Assessing circuit-level hot-carrier reliability
    Jiang, WJ
    Le, H
    Chung, J
    Kopley, T
    Marcoux, P
    Dai, CH
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 173 - 179
  • [46] A circuit-level perspective of the optimum gate oxide thickness
    Bowman, KA
    Wang, LH
    Tang, XH
    Meindl, JD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) : 1800 - 1810
  • [47] Circuit-Level Load Monitoring for Household Energy Management
    Marchiori, Alan
    Hakkarinen, Douglas
    Han, Qi
    Earle, Lieko
    IEEE PERVASIVE COMPUTING, 2011, 10 (01) : 40 - 48
  • [48] Circuit-level implementation of quantum-dot VCSEL
    Shekarpour, M.
    Saghafi, K.
    Jalali, M.
    Yavari, M. H.
    OPTICAL AND QUANTUM ELECTRONICS, 2016, 48 (07)
  • [49] A CIRCUIT-LEVEL HOT-CARRIER EVALUATION SYSTEM
    TSUI, PGY
    LEE, PM
    BAKER, FK
    HAYDEN, JD
    HOWINGTON, L
    TIWALD, T
    MOWRY, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (03) : 410 - 414
  • [50] PULSE-PROPAGATION ON MULTILAYERED CIRCUIT-LEVEL INTERCONNECTS
    CARIN, L
    WEBB, KJ
    JOURNAL OF ELECTROMAGNETIC WAVES AND APPLICATIONS, 1990, 4 (03) : 229 - 245