Exploiting Locality to Improve Circuit-level Timing Speculation

被引:1
|
作者
Xin, Jing [1 ]
Joseph, Russ [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
关键词
Error locality; timing speculation; low-power design; reliability;
D O I
10.1109/L-CA.2009.50
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Circuit-level timing speculation has been proposed as a technique to reduce dependence on design margins, eliminating power and performance overheads. Recent work has proposed microarchitectural methods to dynamically detect and recover from timing errors in processor logic. This work has not evaluated or exploited the disparity of error rates at the level of static instructions. In this paper, we demonstrate pronounced locality in error rates at the level of static instructions. We propose timing error prediction to dynamically anticipate timing errors at the instruction-level and reduce the costly recovery penalty. This allows us to achieve 43.6% power savings when compared to a baseline policy and incurs only 6.9% performance penalty.
引用
收藏
页码:40 / 43
页数:4
相关论文
共 50 条
  • [31] Unexpected circuit-level tradeoffs in human stress resilience
    Stevens, Jennifer S.
    Roeckner, Alyssa R.
    NEUROPSYCHOPHARMACOLOGY, 2023, 48 (01) : 234 - 235
  • [32] The auditory corticocollicular system: Molecular and circuit-level considerations
    Stebbings, Kevin A.
    Lesicko, Alexandria M. H.
    Llano, Daniel A.
    HEARING RESEARCH, 2014, 314 : 51 - 59
  • [33] Unexpected circuit-level tradeoffs in human stress resilience
    Jennifer S. Stevens
    Alyssa R. Roeckner
    Neuropsychopharmacology, 2023, 48 : 234 - 235
  • [34] Circuit-level input integration in bacterial gene regulation
    Espinar, Lorena
    Dies, Marta
    Cagatay, Tolga
    Sueel, Guerol M.
    Garcia-Ojalvo, Jordi
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES OF THE UNITED STATES OF AMERICA, 2013, 110 (17) : 7091 - 7096
  • [35] 3-D-DATE: A Circuit-Level Three-Dimensional DRAM Area, Timing, and Energy Model
    Park, Jong Beom
    Davis, William Rhett
    Franzon, Paul D.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (02) : 756 - 768
  • [36] Modeling of InGaAs MSM photodetector for circuit-level simulation
    Xiang, A
    Wohlmuth, W
    Fay, P
    Kang, SM
    Adesida, I
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1996, 14 (05) : 716 - 723
  • [37] Circuit-Level Techniques for Reliable Physically Uncloneable Functions
    Vivekraja, Vignesh
    Nazhandali, Leyla
    2009 IEEE INTERNATIONAL WORKSHOP ON HARDWARE-ORIENTED SECURITY AND TRUST, 2009, : 30 - 35
  • [38] A survey of circuit-level soft error mitigation methodologies
    Selahattin Sayil
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 63 - 70
  • [39] CIRCUIT-LEVEL APPLICATIONS OF QUANTUM EFFECT DEVICE (RHET)
    SHIBATOMI, A
    YOKOYAMA, N
    INSTITUTE OF PHYSICS CONFERENCE SERIES, 1992, (127): : 239 - 243
  • [40] A hierarchical circuit-level design methodology for microelectromechanical systems
    Fedder, GK
    Jing, Q
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (10) : 1309 - 1315