Exploiting Locality to Improve Circuit-level Timing Speculation

被引:1
|
作者
Xin, Jing [1 ]
Joseph, Russ [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
关键词
Error locality; timing speculation; low-power design; reliability;
D O I
10.1109/L-CA.2009.50
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Circuit-level timing speculation has been proposed as a technique to reduce dependence on design margins, eliminating power and performance overheads. Recent work has proposed microarchitectural methods to dynamically detect and recover from timing errors in processor logic. This work has not evaluated or exploited the disparity of error rates at the level of static instructions. In this paper, we demonstrate pronounced locality in error rates at the level of static instructions. We propose timing error prediction to dynamically anticipate timing errors at the instruction-level and reduce the costly recovery penalty. This allows us to achieve 43.6% power savings when compared to a baseline policy and incurs only 6.9% performance penalty.
引用
收藏
页码:40 / 43
页数:4
相关论文
共 50 条
  • [21] Circuit-level reliability requirements for Cu metallization
    Alam, SM
    Gan, CL
    Wei, FL
    Thompson, CV
    Troxel, DE
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 522 - 531
  • [22] Synchrony in schizophrenia: a window into circuit-level pathophysiology
    Spellman, Timothy J.
    Gordon, Joshua A.
    CURRENT OPINION IN NEUROBIOLOGY, 2015, 30 : 17 - 23
  • [23] A circuit-level simulation model of PNPN devices
    Brambilla, Angelo, 1600, (09):
  • [24] Circuit-level modeling of soft errors in integrated circuits
    Walstra, SV
    Dai, CH
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 358 - 364
  • [25] A CIRCUIT-LEVEL SIMULATION-MODEL OF PNPN DEVICES
    BRAMBILLA, A
    DALLAGO, E
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (12) : 1254 - 1264
  • [26] Circuit-Level Information Leakage Prevention for Fault Detection
    Sakiyama, Kazuo
    Yagasaki, Rcina
    Machida, Takanori
    Fujii, Tatsuya
    Miura, Noriyuki
    Hayashi, Yu-ichi
    2016 URSI ASIA-PACIFIC RADIO SCIENCE CONFERENCE (URSI AP-RASC), 2016, : 1271 - 1274
  • [27] Circuit-level design of radiation tolerant memory cell
    Pandey, Monalisa
    Islam, Aminul
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 175
  • [28] Managing contamination delay to improve Timing Speculation architectures
    Avirneni, Naga Durga Prasad
    Ramesh, Prem Kumar
    Somani, Arun K.
    PEERJ COMPUTER SCIENCE, 2016,
  • [29] Exploiting Module Locality to Improve Software Fault Prediction
    Yang, Cheng-Zen
    Chen, Ing-Xiang
    Fan-Chiang, Chin-Sung
    2011 NINTH IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS WORKSHOPS (ISPAW), 2011, : 342 - 347