Research on A Low Power Consumption for Single Input Change Test Theory

被引:0
|
作者
Wang, Yi [1 ]
Fu, Xinghua [1 ]
机构
[1] Guizhou Univ, Coll Elect & Informat Engn, Guiyang 550025, Peoples R China
关键词
Low power design; Test pattern generator; single input change; Counter Decoder;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents a low-power test techniques for single input change. By adding simple control logic on Original synchronous counter of hexadecimal, the output of counter are modified, and single input change test sequences can be generated. The new single input change sequences optimize the switching activity of circuit-under-test, and then result in decrease of test power consumption. Initially, the design method bases of the generation of single input change test sequences are introduced. Then a test implementation for decoder integrated circuits is analyzed, The results show that Single Input Change test sequences are more effective than classical Multiple Input Change test sequences when a power test is targeted,67% of the switching activity is reduced and has no impact on the fault coverage, shows this scheme is practicality.
引用
收藏
页码:275 / 278
页数:4
相关论文
共 50 条
  • [1] An Implementation of Random Single Input Change Technique for Low-Power Test
    Wang Yi
    Fu Xing-hua
    Wang Dai-qiang
    2008 2ND INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION, 2008, : 352 - +
  • [2] VLSI IMPLEMENTATION OF LOW POWER MULTIPLE SINGLE INPUT CHANGE (MSIC) TEST PATTERN GENERATION FOR BIST SCHEME
    Vasanthanayaki, C.
    Pazhani, A. Azhagu Jaisudhan
    Johnson, Jincy
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 187 - 191
  • [3] On hardware generation of random Single Input Change test sequences
    David, R
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Virazel, A
    ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 117 - 123
  • [4] A single input change test pattern generator for sequential circuits
    Liang, Feng
    Lei, ShaoChong
    Shao, ZhiBiao
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (08) : 1365 - 1370
  • [5] Hardware Generation of Random Single Input Change Test Sequences
    R. David
    P. Girard
    C. Landrault
    S. Pravossoudovitch
    A. Virazel
    Journal of Electronic Testing, 2002, 18 : 145 - 157
  • [6] Hardware generation of random single input change test sequences
    David, R
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Virazel, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 145 - 157
  • [7] Multiple Single Input Change Test Vector for BIST Schemes
    Kumar, V. Selva
    Mohan, J.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [8] Test pattern generation methodology for low power consumption
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 453 - 457
  • [9] Generation of Single Input Change Test Sequences for Conformance Test of Programmable Logic Controllers
    Provost, Julien
    Roussel, Jean-Marc
    Faure, Jean-Marc
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2014, 10 (03) : 1696 - 1704
  • [10] A Low Power Consumption BIST Testing Technology Based On Heavy Input
    Wang, Yi
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 340 - 342