An Implementation of Random Single Input Change Technique for Low-Power Test

被引:0
|
作者
Wang Yi [1 ]
Fu Xing-hua
Wang Dai-qiang
机构
[1] Guizhou Univ, Coll Elect & Informat Engn, Guiyang Guizhou, Peoples R China
关键词
Decoding; loss measurement; random codes; testing;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents a low-power test scheme by using random single input change (RSIC) technique. By adding simple control logic on original linear feedback shift register (LFSR), the output of LFSR is modified, and RSIC test sequence can be generated. The new RSIC sequence optimizes the switching activity of circuit-under-test (CUT), and then result in decrease of test power consumption. Initially, the theoretical bases of the generation of RSIC test sequences are introduced. Then a test implementation for CC4028 integrated circuits is analyzed. The result show that Single Input Change test sequence are more effective than classical Multiple Input Change test sequence when a power test is targeted,50% of the switching activity is reduced and has no impact on the fault coverage.
引用
收藏
页码:352 / +
页数:2
相关论文
共 50 条
  • [1] Research on A Low Power Consumption for Single Input Change Test Theory
    Wang, Yi
    Fu, Xinghua
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE OF MODELLING AND SIMULATION, VOL III: MODELLING AND SIMULATION IN ELECTRONICS, COMPUTING, AND BIO-MEDICINE, 2008, : 275 - 278
  • [2] VLSI IMPLEMENTATION OF LOW POWER MULTIPLE SINGLE INPUT CHANGE (MSIC) TEST PATTERN GENERATION FOR BIST SCHEME
    Vasanthanayaki, C.
    Pazhani, A. Azhagu Jaisudhan
    Johnson, Jincy
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 187 - 191
  • [3] On hardware generation of random Single Input Change test sequences
    David, R
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Virazel, A
    ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 117 - 123
  • [4] Hardware Generation of Random Single Input Change Test Sequences
    R. David
    P. Girard
    C. Landrault
    S. Pravossoudovitch
    A. Virazel
    Journal of Electronic Testing, 2002, 18 : 145 - 157
  • [5] Hardware generation of random single input change test sequences
    David, R
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Virazel, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 145 - 157
  • [6] Low-power technique of scan-based design for test
    Xu, L
    Sun, YH
    Chen, HY
    ELECTRONICS LETTERS, 2000, 36 (23) : 1920 - 1921
  • [7] A compression improvement technique for low-power scan test data
    Song, Jaehoon
    Yi, Hyunbean
    Hwang, Doochan
    Park, Sungju
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1835 - +
  • [8] Hybrid test data compression technique for low-power scan test data
    Song, Jaehoon
    Lee, Junseop
    Kim, Byeongjin
    Jung, Taejin
    Yi, Hyunbean
    Park, Sungju
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 152 - 156
  • [9] LOW-POWER BIPOLAR TECHNIQUE BEGETS LOW-POWER LSI LOGIC
    XYLANDER, MP
    ELECTRONICS, 1972, 45 (16): : 80 - &
  • [10] Power Analysis and Implementation of Low-Power Design for Test Architecture for UltraSPARC Chip Multiprocessor
    Solomon, John Bedford
    Moni, D. Jackuline
    Babu, Y. Amar
    PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 589 - 594