Research on A Low Power Consumption for Single Input Change Test Theory

被引:0
|
作者
Wang, Yi [1 ]
Fu, Xinghua [1 ]
机构
[1] Guizhou Univ, Coll Elect & Informat Engn, Guiyang 550025, Peoples R China
关键词
Low power design; Test pattern generator; single input change; Counter Decoder;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents a low-power test techniques for single input change. By adding simple control logic on Original synchronous counter of hexadecimal, the output of counter are modified, and single input change test sequences can be generated. The new single input change sequences optimize the switching activity of circuit-under-test, and then result in decrease of test power consumption. Initially, the design method bases of the generation of single input change test sequences are introduced. Then a test implementation for decoder integrated circuits is analyzed, The results show that Single Input Change test sequences are more effective than classical Multiple Input Change test sequences when a power test is targeted,67% of the switching activity is reduced and has no impact on the fault coverage, shows this scheme is practicality.
引用
收藏
页码:275 / 278
页数:4
相关论文
共 50 条
  • [41] CREATIVITY RESEARCH AND TEST THEORY
    CURETON, LW
    AMERICAN PSYCHOLOGIST, 1964, 19 (02) : 136 - 137
  • [42] RF circuits for a single-chip low-power-consumption wireless transceiver
    Harada, Mitsuru
    Tsukahara, Tsuneo
    NTT R and D, 2000, 49 (09): : 497 - 503
  • [43] Research on integrated temperature sensor based on low power single chip
    Xiao-Xiong, Li
    Wei-Min, Xu
    Nematollahi, Mohammad Hadi
    International Journal of Mechatronics and Applied Mechanics, 2019, 2 (06): : 53 - 58
  • [44] Research and Practice of Smart Power Consumption
    Wang Guanghui State Grid Information & Telecommunication Co.
    Electricity, 2011, 22 (04) : 1 - 4
  • [45] Research on a Low Power Consumption Six-Pole Heteropolar Hybrid Magnetic Bearing
    Ji, Li
    Xu, Longxiang
    Jin, Chaowu
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (08) : 4918 - 4926
  • [46] Research on Topology and Policy for Low Power Consumption of Network-on-chip with Multicore Processors
    Fang, Juan
    Lu, Jiajia
    She, Chaojie
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND COMPUTATIONAL INTELLIGENCE (CSCI), 2015, : 621 - 625
  • [47] Multiple Input, Single Output Frequency Mixing Communication Technique for Low Power Data Transmission
    Emmolo, Giuliana
    Ma, Daryl
    Demarchi, Danilo
    Georgiou, Pantelis
    2021 IEEE INTERNATIONAL SYMPOSIUM ON MEDICAL MEASUREMENTS AND APPLICATIONS (IEEE MEMEA 2021), 2021,
  • [48] Lowering power consumption in concurrent checkers via input ordering
    Mohanram, K
    Touba, NA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (11) : 1234 - 1243
  • [49] A Low Power Online Test Method for FPGA Single Solder Joint Resistance
    Nantian Wang
    Xiaoyu Ma
    Xiaobin Xu
    Ziqiao Rui
    Journal of Electronic Testing, 2017, 33 : 775 - 780
  • [50] A Low Power Online Test Method for FPGA Single Solder Joint Resistance
    Wang, Nantian
    Ma, Xiaoyu
    Xu, Xiaobin
    Rui, Ziqiao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (06): : 775 - 780