Design of Efficient Reversible Logic-Based Binary and BCD Adder Circuits

被引:64
|
作者
Thapliyal, Himanshu [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
Reversible arithmetic; Peres gate; TR gate; ripple carry adders; QUANTUM GATES; ADDER/SUBTRACTOR; ALGORITHM;
D O I
10.1145/2491682
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is gaining significance in the context of emerging technologies such as quantum computing since reversible circuits do not lose information during computation and there is one-to-one mapping between the inputs and outputs. In this work, we present a class of new designs for reversible binary and BCD adder circuits. The proposed designs are primarily optimized for the number of ancilla inputs and the number of garbage outputs and are designed for possible best values for the quantum cost and delay. In reversible circuits, in addition to the primary inputs, some constant input bits are used to realize different logic functions which are referred to as ancilla inputs and are overheads that need to be reduced. Further, the garbage outputs which do not contribute to any useful computations but are needed to maintain reversibility are also overheads that need to be reduced in reversible designs. First, we propose two new designs for the reversible ripple carry adder: (i) one with no input carry c(0) and no ancilla input bits, and (ii) one with input carry c(0) and no ancilla input bits. The proposed reversible ripple carry adder designs with no ancilla input bits have less quantum cost and logic depth (delay) compared to their existing counterparts in the literature. In these designs, the quantum cost and delay are reduced by deriving designs based on the reversible Peres gate and the TR gate. Next, four new designs for the reversible BCD adder are presented based on the following two approaches: (i) the addition is performed in binary mode and correction is applied to convert to BCD when required through detection and correction, and (ii) the addition is performed in binary mode and the result is always converted using a binary to BCD converter. The proposed reversible binary and BCD adders can be applied in a wide variety of digital signal processing applications and constitute important design components of reversible computing.
引用
收藏
页数:31
相关论文
共 50 条
  • [21] A Novel Approach to Design Decimal to BCD Encoder with Reversible Logic
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,
  • [22] Complementary Energy Path Adiabatic Logic-Based Adder Design in 32 Nm FinFET Technology
    Pittala, Suresh Kumar
    Rani, A. Jhansi
    ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 87 - 95
  • [23] Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder
    Babu, HMH
    Chowdhury, AR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 255 - 260
  • [24] A Novel Approach to Design a Redundant Binary Signed Digit Adder Cell Using Reversible Logic Gates
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2015 IEEE UP SECTION CONFERENCE ON ELECTRICAL COMPUTER AND ELECTRONICS (UPCON), 2015,
  • [25] An optimal design of conservative efficient reversible parity logic circuits using QCA
    Bahar A.N.
    Ahmad F.
    Nahid N.M.
    Kamrul Hassan M.
    Abdullah-Al-Shafi M.
    Ahmed K.
    International Journal of Information Technology, 2019, 11 (4) : 785 - 794
  • [26] BINARY LOGIC-BASED PURELY ON FRESNEL DIFFRACTION
    HAMAM, H
    DELATOCNAYE, JLD
    APPLIED OPTICS, 1995, 34 (26) : 5901 - 5906
  • [27] Design of Efficient Reversible Binary Subtractors Based on A New Reversible Gate
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 229 - 234
  • [28] Efficient design approaches to CMOS full adder circuits
    Yan, Aibin
    Bao, Han
    Jiang, Wangjin
    Cui, Jie
    Huang, Zhengfeng
    Wen, Xiaoqing
    MICROELECTRONICS JOURNAL, 2024, 149
  • [29] Design Approaches for Resource and Performance Optimization of Reversible BCD Addition and Unified BCD Addition/Subtraction Circuits
    Jayashree, H. V.
    Patil, Sharan
    Agrawal, V. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (03)
  • [30] Design for Testability Technique of Reversible Logic Circuits Based on Exclusive Testing
    Mondal, Joyati
    Das, Debesh K.
    2017 IEEE 26TH ASIAN TEST SYMPOSIUM (ATS), 2017, : 243 - 248