Design for Testability Technique of Reversible Logic Circuits Based on Exclusive Testing

被引:0
|
作者
Mondal, Joyati [1 ]
Das, Debesh K. [2 ]
机构
[1] Univ Calcutta, AKCSIT, JD-2,Sect 3, Kolkata 700098, India
[2] Jadavpur Univ, Comp Sci & Engn, Kolkata 700032, India
关键词
MISSING-GATE FAULTS;
D O I
10.1109/ATS.2017.54
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emerging technology of reversible circuits offers a potential solution to the synthesis of ultra low-power quantum computing systems. A reversible circuit can be envisaged as a cascade of reversible gates only, such as Toffoli gate, which has two components: k control bits and a target bit (k-CNOT), k >= 1. While analyzing testability issues in a reversible circuit, the missing-gate fault model is often used for modeling physical defects in quantum k-CNOT gates. In this paper, we propose a new design for testability technique for quantum reversible circuits in which the gates of a circuit are grouped into different sets and the gates from each set are attached to an additional input line via an extra control. Such arrangement makes it possible to test the gates belonging to a set separately. Our algorithm exploits the feature of many reversible circuits in which the high quantum cost gates have target on the same line and this line is devoid of any control of other gates. All these gates skip addition of extra control for testing. The proposed technique offers less quantum cost in comparison to other DFT techniques published so far.
引用
收藏
页码:243 / 248
页数:6
相关论文
共 50 条
  • [1] A Design for Testability Technique for Quantum Reversible Circuits
    Mondal, Joyati
    Das, Debesh K.
    Kole, Dipak K.
    Rahaman, Hafizur
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [2] An Efficient Design for Testability Approach of Reversible Logic Circuits
    Mondal, Joyati
    Deb, Arighna
    Das, Debesh K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [3] Design-for-testability for reversible logic circuits based on bit-swapping
    Mondal, Joyati
    Das, Debesh Kumar
    Bhattacharya, Bhargab
    IET QUANTUM COMMUNICATION, 2024, 5 (02): : 113 - 122
  • [4] Design of reversible circuits with high testability
    Gaur, H. M.
    Singh, A. K.
    ELECTRONICS LETTERS, 2016, 52 (13) : 1102 - 1103
  • [5] A design-for-testability technique for detecting delay faults in logic circuits
    Raahemifar, K
    Ahmadi, M
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 201 - 204
  • [6] A design-for-testability technique for detecting delay faults in logic circuits
    Raahemifar, K
    Ahmadi, M
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 249 - 255
  • [7] Synthesis of reversible circuits for testing with universal test set and C-testability of reversible iterative logic arrays
    Chakraborty, A
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 249 - 254
  • [8] FAULT CHARACTERIZATION, TESTING CONSIDERATIONS, AND DESIGN FOR TESTABILITY OF BICMOS LOGIC-CIRCUITS
    SALAMA, AE
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (06) : 944 - 947
  • [9] Reversible-logic design with online testability
    Vasudevan, DP
    Lala, PK
    Di, J
    Parkerson, JP
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2006, 55 (02) : 406 - 414
  • [10] Design of conservative, reversible sequential logic for cost efficient emerging nano circuits with enhanced testability
    Misra, Neeraj Kumar
    Wairya, Subodh
    Sen, Bibhash
    AIN SHAMS ENGINEERING JOURNAL, 2018, 9 (04) : 2027 - 2037