Design of Efficient Reversible Logic-Based Binary and BCD Adder Circuits

被引:64
|
作者
Thapliyal, Himanshu [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
Reversible arithmetic; Peres gate; TR gate; ripple carry adders; QUANTUM GATES; ADDER/SUBTRACTOR; ALGORITHM;
D O I
10.1145/2491682
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is gaining significance in the context of emerging technologies such as quantum computing since reversible circuits do not lose information during computation and there is one-to-one mapping between the inputs and outputs. In this work, we present a class of new designs for reversible binary and BCD adder circuits. The proposed designs are primarily optimized for the number of ancilla inputs and the number of garbage outputs and are designed for possible best values for the quantum cost and delay. In reversible circuits, in addition to the primary inputs, some constant input bits are used to realize different logic functions which are referred to as ancilla inputs and are overheads that need to be reduced. Further, the garbage outputs which do not contribute to any useful computations but are needed to maintain reversibility are also overheads that need to be reduced in reversible designs. First, we propose two new designs for the reversible ripple carry adder: (i) one with no input carry c(0) and no ancilla input bits, and (ii) one with input carry c(0) and no ancilla input bits. The proposed reversible ripple carry adder designs with no ancilla input bits have less quantum cost and logic depth (delay) compared to their existing counterparts in the literature. In these designs, the quantum cost and delay are reduced by deriving designs based on the reversible Peres gate and the TR gate. Next, four new designs for the reversible BCD adder are presented based on the following two approaches: (i) the addition is performed in binary mode and correction is applied to convert to BCD when required through detection and correction, and (ii) the addition is performed in binary mode and the result is always converted using a binary to BCD converter. The proposed reversible binary and BCD adders can be applied in a wide variety of digital signal processing applications and constitute important design components of reversible computing.
引用
收藏
页数:31
相关论文
共 50 条
  • [11] Designing novel reversible BCD adder and parallel adder/subtraction using new reversible logic gates
    Zhou, Rigui
    Zhang, Manqun
    Wu, Qian
    Shi, Yang
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (10) : 1395 - 1414
  • [12] Design of Low Quantum Cost Reversible BCD Adder
    Cheng, Chua Shin
    Gopal, Lenin
    Sidhu, Amandeep S.
    Singh, Ashutosh Kumar
    PROCEEDINGS 5TH IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM, COMPUTING AND ENGINEERING (ICCSCE 2015), 2015, : 107 - 110
  • [13] Design and Implementation of Logical Cost Efficient Nanometric Fault Tolerant Reversible BCD Adder
    Saligram, Rakshith
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [14] An Efficient Design for Testability Approach of Reversible Logic Circuits
    Mondal, Joyati
    Deb, Arighna
    Das, Debesh K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [15] Optimized Carry Look-Ahead BCD Adder Using Reversible Logic
    Tiwari, Kanchan
    Khopade, Amar
    Jadhav, Pankaj
    TECHNOLOGY SYSTEMS AND MANAGEMENT, 2011, 145 : 260 - 265
  • [16] Design of Optimized Reversible Binary and BCD Adders
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [17] On Design of Parity Preserving Reversible Adder Circuits
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2016, 55 (12) : 5118 - 5135
  • [18] On Design of Parity Preserving Reversible Adder Circuits
    Majid Haghparast
    Ali Bolhassani
    International Journal of Theoretical Physics, 2016, 55 : 5118 - 5135
  • [19] On Adder Design using a Reversible Logic Gate
    Lala, P. K.
    Parkerson, J. P.
    Chakraborty, P.
    EHAC'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTIONAL COMMUNICATIONS, 2010, : 131 - +
  • [20] A Novel Design of Area Efficient Full Adder Architecture using Reversible Logic Gates
    Ganesh, Chokkakula
    Kumar, Aruru Sai
    Santhosh, P.
    Ramya, Anreddy
    Kumar, Chennoji Shiva
    Thivani, Ponugoti
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 107 - 111