A New Simulator Based on Multi Core Processor with Improved Sense Amplifier

被引:0
|
作者
Sakthivel, Erulappan [1 ]
Malathi, Veluchamy [1 ]
Arunraja, Muruganantham [1 ]
机构
[1] Anna Univ, Dept Elect & Elect, Reg Off, Madurai, Tamil Nadu, India
关键词
Simulator; double tail sense amplifier (DTSA); network-on-chip; NETWORK-ON-CHIP;
D O I
10.1142/S0218126615501418
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent days, network-on-chip (NoC) researchers focus mainly on the area reduction and low power consumption both in architectural and algorithmic approach. To achieve low power and high performance in NoC architecture, sense amplifiers (SAs) introduced which can consume less power under various traffic conditions. In order to analyze the performance of architectural NoC design before fabrication level, the new simulator is developed based on multi core processor with improved sense amplifier (MCPSA) in this work. The MCPSA simulator provides user, the flexibility of incorporating various traffic configurations and routing algorithm with user reconfigurable option. In addition, the different SA model can be put into the simulation in plug and play manner for evaluation. The NoC case studies are presented to demonstrate the NoC architecture with double tail sense amplifier (DTSA) and modified-DTSA (M-DTSA) design. The performance metric such as delay, data rate and power consumption is evaluated. The main idea of this new simulator is to interface multisim environment (MSE) into a NoC environment for validating any DTSA.
引用
收藏
页数:18
相关论文
共 50 条
  • [41] Modal parallel algorithm based on Shenwei heterogeneous multi-core processor architecture
    Yu, Gaoyuan
    Ma, Zhiqiang
    Li, Junjie
    Jin, Xianlong
    Zhendong yu Chongji/Journal of Vibration and Shock, 2022, 41 (03): : 224 - 230
  • [42] The Design of Microkernel Memory Management Mechanism Based on Heterogeneous Multi-core Processor
    Yun, Deng
    Yan, Zhu
    Cheng Xiaohui
    ICIIP'18: PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION PROCESSING, 2018, : 120 - 126
  • [43] Dynamic Reliability Management for Multi-Core Processor Based on Deep Reinforcement Learning
    Sun, Zeyu
    Zhou, Han
    Tan, Sheldon X-D
    2019 16TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2019), 2019, : 217 - 220
  • [44] High-Speed Realization of Trivium Based on Multi-Core Cryptographic Processor
    Wang, Zhou Chuang
    Dai, Zi Bin
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [45] Efficient Scheduling of DAG tasks on Multi-core Processor based Parallel Systems
    Yuan, Liu
    Jia, Pingui
    Yang, Yiping
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [46] FPGA Verification for Heterogeneous Multi-Core Processor
    Li X.
    Tang Z.
    Li W.
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2021, 58 (12): : 2684 - 2695
  • [47] Development of a simultaneously threaded multi-core processor
    Zaghloul, SS
    Mudawar, M
    Darwish, MG
    ENABLING TECHNOLOGIES FOR THE NEW KNOWLEDGE SOCIETY, 2005, : 913 - 927
  • [48] A Reconfigurable Audio Beamforming Multi-Core Processor
    Theodoropoulos, Dimitris
    Kuzmanov, Georgi
    Gaydadjiev, Georgi
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2011, 6578 : 3 - 15
  • [49] A High Efficient Task Scheduling Algorithm Based on Heterogeneous Multi-core processor
    Cheng, Hui
    2010 2ND INTERNATIONAL WORKSHOP ON DATABASE TECHNOLOGY AND APPLICATIONS PROCEEDINGS (DBTA), 2010,
  • [50] A parallel algorithm for transient stability computing based on multi-core processor technology
    Zhou, Tinghui
    Yan, Zheng
    Tang, Cong
    Li, Naihu
    Jing, Lei
    Li, Huijie
    Dianli Xitong Zidonghua/Automation of Electric Power Systems, 2013, 37 (08): : 70 - 75