A New Simulator Based on Multi Core Processor with Improved Sense Amplifier

被引:0
|
作者
Sakthivel, Erulappan [1 ]
Malathi, Veluchamy [1 ]
Arunraja, Muruganantham [1 ]
机构
[1] Anna Univ, Dept Elect & Elect, Reg Off, Madurai, Tamil Nadu, India
关键词
Simulator; double tail sense amplifier (DTSA); network-on-chip; NETWORK-ON-CHIP;
D O I
10.1142/S0218126615501418
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent days, network-on-chip (NoC) researchers focus mainly on the area reduction and low power consumption both in architectural and algorithmic approach. To achieve low power and high performance in NoC architecture, sense amplifiers (SAs) introduced which can consume less power under various traffic conditions. In order to analyze the performance of architectural NoC design before fabrication level, the new simulator is developed based on multi core processor with improved sense amplifier (MCPSA) in this work. The MCPSA simulator provides user, the flexibility of incorporating various traffic configurations and routing algorithm with user reconfigurable option. In addition, the different SA model can be put into the simulation in plug and play manner for evaluation. The NoC case studies are presented to demonstrate the NoC architecture with double tail sense amplifier (DTSA) and modified-DTSA (M-DTSA) design. The performance metric such as delay, data rate and power consumption is evaluated. The main idea of this new simulator is to interface multisim environment (MSE) into a NoC environment for validating any DTSA.
引用
收藏
页数:18
相关论文
共 50 条
  • [31] Study on Static Task Scheduling Based on Heterogeneous Multi-Core Processor
    Shen Yang
    Qi Deyu
    2017 INTERNATIONAL CONFERENCE ON COMPUTER NETWORK, ELECTRONIC AND AUTOMATION (ICCNEA), 2017, : 180 - 182
  • [32] A Core-based Multi-function Security Processor with GALS Wrapper
    Cao, Dan
    Han, Jun
    Zeng, Xiao-yang
    Lu, Shi-ting
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1831 - 1834
  • [34] New design of sense amplifier for EEPROM memory
    Dong-sheng Liu
    Xue-cheng Zou
    Qiong Yu
    Fan Zhang
    Journal of Zhejiang University-SCIENCE A, 2009, 10 : 179 - 183
  • [35] New design of sense amplifier for EEPROM memory
    Liu, Dong-sheng
    Zou, Xue-cheng
    Yu, Qiong
    Zhang, Fan
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2009, 10 (02): : 179 - 183
  • [36] An FPGA-based Multi-Core Overlay Processor for Transformer-based Models
    Lu, Shaoqiang
    Zhao, Tiandong
    Zhang, Rumin
    Lin, Ting-Jung
    Wu, Chen
    He, Lei
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 697 - 702
  • [37] A Hardware Accelerate Simulator for Network Processor Based on FPGA
    Di, Zhixiong
    Li, Kang
    Pang, Jie
    Shi, Jiangyi
    Ma, Peijun
    Hao, Yue
    MECHANICAL AND ELECTRONICS ENGINEERING III, PTS 1-5, 2012, 130-134 : 3006 - 3009
  • [38] A New Multi-Level Switching Amplifier Architecture with Improved Power Efficiency
    Doutreloigne, Jan
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2015, VOL I, 2015, : 7 - 11
  • [39] A New Sense Amplifier Design with Improved Input Referred Offset Characteristics for Energy-Efficient SRAM
    Reniwal, B. S.
    Singh, P.
    Vijayvargiya, V.
    Vishvakarma, S. K.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 335 - 340
  • [40] Application performance prediction method based on cross-core performance interference on multi-core processor
    Guo, Jun
    Ma, Anxiang
    Yan, Yongming
    Zhang, Bin
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 112 - 120