A New Simulator Based on Multi Core Processor with Improved Sense Amplifier

被引:0
|
作者
Sakthivel, Erulappan [1 ]
Malathi, Veluchamy [1 ]
Arunraja, Muruganantham [1 ]
机构
[1] Anna Univ, Dept Elect & Elect, Reg Off, Madurai, Tamil Nadu, India
关键词
Simulator; double tail sense amplifier (DTSA); network-on-chip; NETWORK-ON-CHIP;
D O I
10.1142/S0218126615501418
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent days, network-on-chip (NoC) researchers focus mainly on the area reduction and low power consumption both in architectural and algorithmic approach. To achieve low power and high performance in NoC architecture, sense amplifiers (SAs) introduced which can consume less power under various traffic conditions. In order to analyze the performance of architectural NoC design before fabrication level, the new simulator is developed based on multi core processor with improved sense amplifier (MCPSA) in this work. The MCPSA simulator provides user, the flexibility of incorporating various traffic configurations and routing algorithm with user reconfigurable option. In addition, the different SA model can be put into the simulation in plug and play manner for evaluation. The NoC case studies are presented to demonstrate the NoC architecture with double tail sense amplifier (DTSA) and modified-DTSA (M-DTSA) design. The performance metric such as delay, data rate and power consumption is evaluated. The main idea of this new simulator is to interface multisim environment (MSE) into a NoC environment for validating any DTSA.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Improved processor synchronization for multi-processor traffic simulator
    Nakamura, S
    Kawanishi, T
    Tanimoto, S
    Miyanishi, Y
    Saito, S
    SYSTEMS MODELING AND SIMULATION: THEORY AND APPLICATIONS, 2005, 3398 : 386 - 391
  • [2] Design and realization of a performance evaluating simulator multi core processor for
    Zhao, Zhao
    Zhao, Qiuxia
    Jiang, Liehui
    2008 PROCEEDINGS OF INFORMATION TECHNOLOGY AND ENVIRONMENTAL SYSTEM SCIENCES: ITESS 2008, VOL 1, 2008, : 1146 - 1151
  • [3] A New Radar Signal Processing Architecture Based on Multi-core Processor
    Fan, Jialiang
    Yang, Qiang
    MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 1618 - 1621
  • [4] Evaluation of partitioning methods for stream applications on a heterogeneous multi-core processor simulator
    Zheng, Kai
    Zhu, Yongxin
    Xu, Jun
    EUC 2008: PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING, VOL 2, WORKSHOPS, 2008, : 486 - 491
  • [5] Multithreaded ClustaiW with Improved Optimization for Intel Multi-core Processor
    Chaichoompu, Kridsadakorn
    Kittitornkun, Surin
    2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 640 - +
  • [6] FPGA-BASED MULTI-CORE PROCESSOR
    Wojcik, Wojciech
    Dlugopolski, Jacek
    COMPUTER SCIENCE-AGH, 2013, 14 (03): : 459 - 474
  • [7] A new hierarchical interconnection network for multi-core processor
    Qiao, Baojun
    Shi, Feng
    Ji, Weixing
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 246 - 250
  • [8] Design Methodology of the Heterogeneous Multi-core Processor With the Combination of Parallelized Multi-core Simulator and Common Register File-Based Instruction Set Extension Architecture
    Xia, Bingbing
    Qiao, Fei
    Yang, Huazhong
    Wang, Hui
    JOURNAL OF COMPUTERS, 2013, 8 (02) : 356 - 364
  • [9] A New Sense Amplifier Topology with Improved Performance for High Speed SRAM Applications
    Gundu, Anil Kumar
    Hashmi, Mohammad S.
    Grover, Anuj
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 185 - 190
  • [10] A simulator for multi-core processor micro-architecture featuring inter-core communication, power and thermal behavior
    Xu, Jun
    Zhu, Yongxin
    Jiang, Lei
    Ni, Junjie
    Zheng, Kai
    2008 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS SYMPOSIA, PROCEEDINGS, 2008, : 237 - 242