A New Sense Amplifier Topology with Improved Performance for High Speed SRAM Applications

被引:2
|
作者
Gundu, Anil Kumar [1 ]
Hashmi, Mohammad S. [1 ]
Grover, Anuj [2 ]
机构
[1] IIIT Delhi, Dept Elect & Commun, New Delhi, India
[2] ST Microelect India Pvt Ltd, Greater Noida, UP, India
关键词
Sense Amplifier; Offset Voltage; Yield Optimization; Sensing Delay; Design of Experiments (DoE); Monte-Carlo; Random Dopant Fluctuation; CMOS SRAM; FLUCTUATIONS;
D O I
10.1109/VLSID.2016.38
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper reports a modified latch based Sense Amplifier (SA) and then provides a qualitative statistical comparison of its yield based on offset voltage and sensing delay in 28nm CMOS technology. A thorough comparative statistical analysis with regards to conventional latch based SA is also reported with respect to random dopant fluctuation. Influence of design parameter like sizing of the devices on sensing delay has been analyzed based on Design of Experiments (DoE). Furthermore, the effects of random variations on the offset of both the conventional and proposed SAs have been investigated using Monte Carlo analysis. The proposed SA architecture exhibits 39% improvement in the sensing delay and 6.5% improvement in the offset voltage at supply voltage of 1V when compared to the conventional SA. An optimal scheme to design and operate the proposed SA topology for achieving improved offset voltage and sensing delay is also suggested.
引用
收藏
页码:185 / 190
页数:6
相关论文
共 50 条
  • [1] High-speed sense amplifier for SRAM applications
    Hsu, CL
    Ho, MH
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 577 - 580
  • [2] Design of Sense Amplifier in the High Speed SRAM
    Tao, Yong-peng
    Hu, Wei-ping
    2015 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY, 2015, : 384 - 387
  • [3] Design of High Speed Sense Amplifier for SRAM
    Chandankhede, Rakesh Dayaramji
    Acharya, Debiprasad Priyabrata
    Patra, Pradip Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 340 - 343
  • [4] New current-mirror sense amplifier design for high-speed SRAM applications
    Hsu, CL
    Ho, MH
    Lin, CF
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (02) : 377 - 384
  • [5] High performance sense amplifier circuit for low power SRAM applications
    Chow, HC
    Chang, SH
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 741 - 744
  • [6] Pulsed PMOS Sense Amplifier for High Speed Single-Ended SRAM
    Park, Juhyun
    Jeong, Hanwool
    Jung, Seong-Ook
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 56 - 59
  • [7] Modified Decoupled Sense Amplifier with Improved Sensing Speed for Low-Voltage Differential SRAM
    Dahiya, Ayush
    Mittal, Poornima
    Rohilla, Rajesh
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (06)
  • [8] Design and investigation of variability aware sense amplifier for low power, high speed SRAM
    Reniwal, B. S.
    Bhatia, P.
    Vishvakarma, S. K.
    MICROELECTRONICS JOURNAL, 2017, 59 : 22 - 32
  • [9] Pseudo NMOS Based Sense Amplifier for High Speed Single-Ended SRAM
    Jeong, Hanwool
    Kim, Taewon
    Jung, Seong-Ook
    Song, Taejoong
    Kim, Gyuhong
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 331 - 334
  • [10] A latch-based sense amplifier with improved performance for single ended SRAM application
    Rawat, Bhawna
    Mittal, Poornima
    PHYSICA SCRIPTA, 2023, 98 (06)