A New Sense Amplifier Topology with Improved Performance for High Speed SRAM Applications

被引:2
|
作者
Gundu, Anil Kumar [1 ]
Hashmi, Mohammad S. [1 ]
Grover, Anuj [2 ]
机构
[1] IIIT Delhi, Dept Elect & Commun, New Delhi, India
[2] ST Microelect India Pvt Ltd, Greater Noida, UP, India
关键词
Sense Amplifier; Offset Voltage; Yield Optimization; Sensing Delay; Design of Experiments (DoE); Monte-Carlo; Random Dopant Fluctuation; CMOS SRAM; FLUCTUATIONS;
D O I
10.1109/VLSID.2016.38
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper reports a modified latch based Sense Amplifier (SA) and then provides a qualitative statistical comparison of its yield based on offset voltage and sensing delay in 28nm CMOS technology. A thorough comparative statistical analysis with regards to conventional latch based SA is also reported with respect to random dopant fluctuation. Influence of design parameter like sizing of the devices on sensing delay has been analyzed based on Design of Experiments (DoE). Furthermore, the effects of random variations on the offset of both the conventional and proposed SAs have been investigated using Monte Carlo analysis. The proposed SA architecture exhibits 39% improvement in the sensing delay and 6.5% improvement in the offset voltage at supply voltage of 1V when compared to the conventional SA. An optimal scheme to design and operate the proposed SA topology for achieving improved offset voltage and sensing delay is also suggested.
引用
收藏
页码:185 / 190
页数:6
相关论文
共 50 条
  • [31] A new low-voltage and high-speed sense amplifier for flash memory
    郭家荣
    冉峰
    半导体学报, 2011, 32 (12) : 107 - 111
  • [32] A new low-voltage and high-speed sense amplifier for flash memory
    Guo Jiarong
    Ran Feng
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (12)
  • [33] High-performance and low-voltage sense-amplifier techniques for sub-90nm SRAM
    Sinha, M
    Hsu, S
    Alvandpour, A
    Burleson, W
    Krishnamurthy, R
    Borkar, S
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 113 - 116
  • [34] High-Speed and Energy-Efficient Sense Amplifier
    Upadhyaya, Yogendra Kumar
    Hasan, Mohd
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (06)
  • [35] HIGH-SPEED CURRENT-MODE SENSE AMPLIFIER
    LAHIJI, GR
    SODAGAR, AM
    ELECTRONICS LETTERS, 1994, 30 (17) : 1371 - 1372
  • [36] How much mismatch should be simulated in the high density SRAM sense amplifier design
    Peng, T
    2005 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 43RD ANNUAL, 2005, : 672 - 673
  • [37] Material analysis of high degree of variability in thin CMOS for SRAM current sense amplifier
    Selvakumar, R.
    Kumar, M. Lakshmana
    Gopal, S. Raja
    MATERIALS TODAY-PROCEEDINGS, 2020, 21 : 299 - 306
  • [38] Novel Low Power Cross-Coupled FET-Based Sense Amplifier Design for High-Speed SRAM Circuits
    Priya, G. Lakshmi
    Saran, Puneet
    Padhy, Shikhar Kumar
    Agarwal, Prateek
    Roobert, A. Andrew
    Julus, L. Jerart
    MICROMACHINES, 2023, 14 (03)
  • [39] Ultra-Fast Current Mode Sense Amplifier for Small SRAM in FinFET with Improved Offset Tolerance
    Reniwal, Bhupendra Singh
    Vijayvargiya, Vikas
    Vishvakarma, Santosh Kumar
    Dwivedi, Devesh
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (09) : 3066 - 3085
  • [40] High-speed CMOS SRAM technologies for cache applications
    Ishibashi, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (06) : 724 - 734