A New Sense Amplifier Topology with Improved Performance for High Speed SRAM Applications

被引:2
|
作者
Gundu, Anil Kumar [1 ]
Hashmi, Mohammad S. [1 ]
Grover, Anuj [2 ]
机构
[1] IIIT Delhi, Dept Elect & Commun, New Delhi, India
[2] ST Microelect India Pvt Ltd, Greater Noida, UP, India
关键词
Sense Amplifier; Offset Voltage; Yield Optimization; Sensing Delay; Design of Experiments (DoE); Monte-Carlo; Random Dopant Fluctuation; CMOS SRAM; FLUCTUATIONS;
D O I
10.1109/VLSID.2016.38
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper reports a modified latch based Sense Amplifier (SA) and then provides a qualitative statistical comparison of its yield based on offset voltage and sensing delay in 28nm CMOS technology. A thorough comparative statistical analysis with regards to conventional latch based SA is also reported with respect to random dopant fluctuation. Influence of design parameter like sizing of the devices on sensing delay has been analyzed based on Design of Experiments (DoE). Furthermore, the effects of random variations on the offset of both the conventional and proposed SAs have been investigated using Monte Carlo analysis. The proposed SA architecture exhibits 39% improvement in the sensing delay and 6.5% improvement in the offset voltage at supply voltage of 1V when compared to the conventional SA. An optimal scheme to design and operate the proposed SA topology for achieving improved offset voltage and sensing delay is also suggested.
引用
收藏
页码:185 / 190
页数:6
相关论文
共 50 条
  • [21] A leakage current-compensation-mode sense amplifier for high-performance SRAM
    Na, Bai
    Zheng, Zhongjiu
    Wu, Xiulong
    International Journal of Advancements in Computing Technology, 2012, 4 (23) : 729 - 735
  • [22] A New Sense Amplifier Design with Improved Input Referred Offset Characteristics for Energy-Efficient SRAM
    Reniwal, B. S.
    Singh, P.
    Vijayvargiya, V.
    Vishvakarma, S. K.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 335 - 340
  • [23] Analysis and Design of Reconfigurable Sense Amplifier for Compute SRAM With High-Speed Compute and Normal Read Access
    Chen, Jian
    Zhao, Wenfeng
    Wang, Yuqi
    Ha, Yajun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (12) : 3503 - 3507
  • [24] High Performance Sense Amplifier based Flip Flop for driver applications
    Anoop, D.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 129 - 132
  • [25] A Novel Voltage Mode High Speed Sense Amplifier
    Melikyan, Vazgen
    Harutyunyan, Stepan
    Khachatryan, Ararat
    Harutyunyan, Hovhannes
    2019 IEEE 39TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2019, : 120 - 123
  • [26] A Full Current-mode Sense Amplifier for Low-power SRAM Applications
    Do, Anh-Tuan
    Shern, Jeremy Low Yung
    Kong, Zhi-Hui
    Yeo, Kiat-Seng
    Lih, Joshua Low Yung
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1402 - 1405
  • [27] An Automatic Offset Compensation Sense Amplifier Featuring High Readout Reliability for SRAM
    Li, Shurun
    Liang, Jie
    Zhang, Liuyang
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 23 - 24
  • [28] An ultra low-power current-mode sense amplifier for SRAM applications
    Kong, ZH
    Yeo, KS
    Chang, CH
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (05) : 939 - 951
  • [29] High-speed charge transfer sense amplifier for 0.5 V DRAM array applications
    Chow, Hwang-Cherng
    Hsieh, Chaung-Lin
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (02) : 165 - 171
  • [30] An Energy Efficient High Speed Rail to Rail Comparator and its Applications as A Sense Amplifier in Memories
    Peta, Guruprakash Kumar
    Bhatt, Darshak
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025,