A latch-based sense amplifier with improved performance for single ended SRAM application

被引:0
|
作者
Rawat, Bhawna [1 ]
Mittal, Poornima [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi, India
关键词
single ended; sense amplifier; fast sensing; lower variability; LOW-POWER; OFFSET COMPENSATION; BIT-LINE; DESIGN; MITIGATION; READ;
D O I
10.1088/1402-4896/acd6c2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The growing processing load and decreasing technology node has augmented the need for single ended memory. Consequently, generating requirement for a single ended sense amplifier for ease of integration with single ended memory. Therefore, this paper presents a single bitline based latch type sense amplifier. It is designed at feature size of 32 nm and its performance is evaluated at 1 V supply, with the environment temperature at 27 degrees C. It is analyzed for its output waveform, delay, variability tolerance, and area occupancy. The ON current for the proposed sense amplifier is 1.2 uA, while the OFF current is 10 nA. The ON current for proposed sense amplifier is 0.18, 0.43, and 0.88 times higher than SA-2, SA-5, and SA-6 respectively. While, its OFF current is lowest with the exception of SA-3 at 9 nA. Also, the delay for the proposed sense amplifier is minimal at 0.77 ns in comparison to other topologies. The SA-1, SA-2, SA-5, and SA-6 are 3.9, 2.8, 3.7, and 0.3 times slower than SA-P, thereby deeming its operation faster than others. The reliability for the proposed circuit is evaluated using process corner analysis for all performance parameters.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Source Follower Based Single Ended Sense Amplifier for Large Capacity SRAM
    Jung, Dong-Hoon
    Jeong, Hanwool
    Song, Taejoong
    Kim, Gyuhong
    Jung, Seong-Ook
    [J]. 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 364 - 367
  • [2] An efficient common source sense amplifier for single ended SRAM
    Leavline, Jebamalar
    Sugantha, A.
    [J]. Memories - Materials, Devices, Circuits and Systems, 2023, 5
  • [3] Sensing Schemes of Sense Amplifier for Single-ended SRAM
    Chandras, Ameya
    Bhaaskaran, V. S. Kanchana
    [J]. 2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 379 - 384
  • [4] Pseudo NMOS Based Sense Amplifier for High Speed Single-Ended SRAM
    Jeong, Hanwool
    Kim, Taewon
    Jung, Seong-Ook
    Song, Taejoong
    Kim, Gyuhong
    [J]. 2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 331 - 334
  • [5] A Switching NMOS Based Single Ended Sense Amplifier for High Density SRAM Applications
    Rawat, Bhawna
    Mittal, Poornima
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (03)
  • [6] A Switching NMOS Based Single Ended Sense Amplifier for High Density SRAM Applications
    Rawat, Bhawna
    Mittal, Poornima
    [J]. ACM Transactions on Design Automation of Electronic Systems, 2022, 28 (03)
  • [7] Pulsed PMOS Sense Amplifier for High Speed Single-Ended SRAM
    Park, Juhyun
    Jeong, Hanwool
    Jung, Seong-Ook
    [J]. 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 56 - 59
  • [8] Analyzing the Performance of a Low Power, High Performance Latch-Based Static Random-Access Memory Sense Amplifier for Epilepsy Detection
    Kumar, S. Dinesh
    Viswanathan, N.
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2024, 19 (07) : 759 - 767
  • [9] Design of High Performance SRAM Based on Single-Port Sense Amplifier
    Li, Shunrui
    Xing, Zuocheng
    Chen, Jianjun
    Li, Zhentao
    [J]. PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INFORMATION ENGINEERING FOR MECHANICS AND MATERIALS, 2015, 21 : 187 - 193
  • [10] An offset reduction technique for latch type sense amplifier in high performance and high density SRAM
    Yu, Qunling
    Bai, Na
    Zhou, Yan
    Li, Ruixing
    Chen, Junning
    Li, Zhengping
    [J]. AUTOMATIC MANUFACTURING SYSTEMS II, PTS 1 AND 2, 2012, 542-543 : 769 - +