Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits

被引:14
|
作者
Shah, Ambika Prasad [1 ]
Neema, Vaibhav [2 ]
Daulatabad, Shreeniwas [3 ]
Singh, Praveen [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Indore 453552, Madhya Pradesh, India
[2] IET Devi Ahilya Univ, Elect & Telecommun Engn Dept, Indore 452017, Madhya Pradesh, India
[3] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
关键词
CMOS; PERFORMANCE;
D O I
10.1007/s00542-017-3437-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Subthreshold leakage current becomes the major component of total power dissipation as scaling down the feature size. In this paper, two new circuit techniques are proposed for reducing the subthreshold leakage power consumption in domino logic circuit. Dual threshold voltage DOIND (Domino logic with clock and input dependent transistors) and NMOS sleep switch dual threshold voltage DOIND circuits for low leakage domino logic circuits are presented. High threshold voltage transistors are utilized to reduce the leakage current and a sleep transistor is added to the dynamic node that strongly turnoff all the high threshold voltage transistor and significantly reduce the subthreshold leakage power. The proposed circuit techniques, dual threshold voltage DOIND logic and sleep switch dual threshold voltage DOIND logic reduces the leakage current by 71.46 and 74.86% respectively as compared to standard domino logic circuit. Simulation results also shows that both the circuits are less affected by supply and temperature variations. The proposed sleep switch dual threshold voltage DOIND exhibits 19.95% less power consumption with 24% die area overhead for the buffer circuit as compared to standard domino logic circuit. The proposed sleep switch dual threshold voltage DOIND logic has improved normalized figure of merit of 1.17 as compared to standard domino logic circuit.
引用
收藏
页码:1639 / 1652
页数:14
相关论文
共 50 条
  • [1] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Praveen Singh
    Microsystem Technologies, 2019, 25 : 1639 - 1652
  • [2] Sleep switch dual threshold voltage domino logic with reduced standby leakage current
    Kursun, V
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 485 - 496
  • [3] Sleep switch dual threshold voltage domino logic with reduced subthreshold and gate oxide leakage current
    Liu, Zhiyu
    Kursun, Volkan
    MICROELECTRONICS JOURNAL, 2006, 37 (08) : 812 - 820
  • [4] A Low-Power Dual Threshold Voltage-Voltage Scaling Technique for Domino Logic Circuits
    Arun, P.
    Ramasamy, S.
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,
  • [5] DUAL THRESHOLD VOLTAGE DOMINO ADDER DESIGN WITH PASS TRANSISTOR LOGIC USING STANDBY SWITCH FOR REDUCING SUB-THRESHOLD LEAKAGE CURRENT
    Yuan, Shoucai
    Liu, Yamei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (03)
  • [6] A Novel Leakage Reduction DOIND Approach For Nanoscale Domino Logic Circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 EIGHTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2015, : 434 - 438
  • [7] Pass transistor with dual threshold voltage domino logic design using standby switch for reduced subthreshold leakage current
    Yuan, Shoucai
    Li, Yuan
    Yuan, Yifang
    Liu, Yamei
    MICROELECTRONICS JOURNAL, 2013, 44 (12) : 1099 - 1106
  • [8] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Journal of Semiconductors, 2016, 37 (05) : 73 - 81
  • [9] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Journal of Semiconductors, 2016, (05) : 73 - 81
  • [10] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)