Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits

被引:14
|
作者
Shah, Ambika Prasad [1 ]
Neema, Vaibhav [2 ]
Daulatabad, Shreeniwas [3 ]
Singh, Praveen [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Indore 453552, Madhya Pradesh, India
[2] IET Devi Ahilya Univ, Elect & Telecommun Engn Dept, Indore 452017, Madhya Pradesh, India
[3] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
关键词
CMOS; PERFORMANCE;
D O I
10.1007/s00542-017-3437-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Subthreshold leakage current becomes the major component of total power dissipation as scaling down the feature size. In this paper, two new circuit techniques are proposed for reducing the subthreshold leakage power consumption in domino logic circuit. Dual threshold voltage DOIND (Domino logic with clock and input dependent transistors) and NMOS sleep switch dual threshold voltage DOIND circuits for low leakage domino logic circuits are presented. High threshold voltage transistors are utilized to reduce the leakage current and a sleep transistor is added to the dynamic node that strongly turnoff all the high threshold voltage transistor and significantly reduce the subthreshold leakage power. The proposed circuit techniques, dual threshold voltage DOIND logic and sleep switch dual threshold voltage DOIND logic reduces the leakage current by 71.46 and 74.86% respectively as compared to standard domino logic circuit. Simulation results also shows that both the circuits are less affected by supply and temperature variations. The proposed sleep switch dual threshold voltage DOIND exhibits 19.95% less power consumption with 24% die area overhead for the buffer circuit as compared to standard domino logic circuit. The proposed sleep switch dual threshold voltage DOIND logic has improved normalized figure of merit of 1.17 as compared to standard domino logic circuit.
引用
收藏
页码:1639 / 1652
页数:14
相关论文
共 50 条
  • [41] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 390 - 394
  • [42] Threshold Voltage based Dual Memristor Crossbar PUF
    Al-Tamimi, Aref
    Ali, Shawkat
    Cao, Yuan
    Bermak, Amine
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 175
  • [43] Low leakage dynamic circuits with dual threshold voltages and dual gate oxide thickness
    Yang, Song
    Wang, Hong
    Yang, Zhi-jia
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 70 - 73
  • [44] Low power design using dual threshold voltage
    Ho, YT
    Hwang, TT
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 205 - 208
  • [45] Low-swing clock domino logic incorporating dual supply and dual threshold voltages
    Jung, SO
    Kim, KW
    Kang, SM
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 467 - 472
  • [46] Variable threshold voltage keeper for contention reduction in dynamic circuits
    Kursun, V
    Friedman, EG
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 314 - 318
  • [47] Mixed-Signal Organic Integrated Circuits in a Fully Photolithographic Dual Threshold Voltage Technology
    Nausieda, Ivan
    Ryu, Kevin Kyungbum
    Da He, David
    Akinwande, Akintunde Ibitayo
    Bulovic, Vladimir
    Sodini, Charles G.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (03) : 865 - 873
  • [48] New dual-threshold voltage assignment technique for low-power digital circuits
    Jaffari, J
    Afzali-Kusha, A
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 413 - 416
  • [49] An Adiabatic Register Based on Dual Threshold Leakage Reduction Technique
    Hu, Jianping
    Yu, Xiaoying
    Sheng, Xiaolei
    NANOTECHNOLOGY AND COMPUTER ENGINEERING, 2010, 121-122 : 148 - 153
  • [50] A low power high-speed 8-bit pipelining CLA design using dual-threshold voltage domino logic
    Wang, Chua-Chin
    Huang, Chi-Chun
    Lee, China-Li
    Cheng, Tsai-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 594 - 598