Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits

被引:14
|
作者
Shah, Ambika Prasad [1 ]
Neema, Vaibhav [2 ]
Daulatabad, Shreeniwas [3 ]
Singh, Praveen [2 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Indore 453552, Madhya Pradesh, India
[2] IET Devi Ahilya Univ, Elect & Telecommun Engn Dept, Indore 452017, Madhya Pradesh, India
[3] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
关键词
CMOS; PERFORMANCE;
D O I
10.1007/s00542-017-3437-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Subthreshold leakage current becomes the major component of total power dissipation as scaling down the feature size. In this paper, two new circuit techniques are proposed for reducing the subthreshold leakage power consumption in domino logic circuit. Dual threshold voltage DOIND (Domino logic with clock and input dependent transistors) and NMOS sleep switch dual threshold voltage DOIND circuits for low leakage domino logic circuits are presented. High threshold voltage transistors are utilized to reduce the leakage current and a sleep transistor is added to the dynamic node that strongly turnoff all the high threshold voltage transistor and significantly reduce the subthreshold leakage power. The proposed circuit techniques, dual threshold voltage DOIND logic and sleep switch dual threshold voltage DOIND logic reduces the leakage current by 71.46 and 74.86% respectively as compared to standard domino logic circuit. Simulation results also shows that both the circuits are less affected by supply and temperature variations. The proposed sleep switch dual threshold voltage DOIND exhibits 19.95% less power consumption with 24% die area overhead for the buffer circuit as compared to standard domino logic circuit. The proposed sleep switch dual threshold voltage DOIND logic has improved normalized figure of merit of 1.17 as compared to standard domino logic circuit.
引用
收藏
页码:1639 / 1652
页数:14
相关论文
共 50 条
  • [21] Leakage power reduction through dual Vth assignment considering threshold voltage variation
    Shen, Xukai
    Wang, Yu
    Luo, Rong
    Yang, Huazhong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1122 - 1125
  • [22] LEAKAGE POWER REDUCTION THROUGH DUAL Vth ASSIGNMENT CONSIDERING THRESHOLD VOLTAGE VARIATION
    Wang, Yu
    Shen, Xukai
    Luo, Rong
    Yang, Huazhong
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (07) : 1243 - 1261
  • [23] PVT Variations Aware Low Leakage DOIND Approach For Nanoscale Domino Logic Circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 529 - 534
  • [24] Domino logic with an efficient variable threshold voltage keeper
    Amirabadi, A
    Mortazavi, Y
    Moezzi-Madani, N
    Afzali-Kusha, A
    Nourani, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1674 - 1677
  • [25] Leakage-Power-Aware Scheduling With Dual-Threshold Voltage Design
    Wang, Nan
    Zhong, Wei
    Hao, Cong
    Chen, Song
    Yoshimura, Takeshi
    Zhu, Yu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (10) : 3067 - 3079
  • [26] An Algorithm for Reducing Leakage Power Based on Dual-threshold Voltage Technique
    Ran Fan
    Zheng Dandan
    Yan Xiaolang
    2013 FOURTH INTERNATIONAL CONFERENCE ON DIGITAL MANUFACTURING AND AUTOMATION (ICDMA), 2013, : 132 - 134
  • [27] Pseudo Dual Supply Voltage Domino Logic Design
    Diril, Abdulkadir U.
    Dhillon, Yuvraj S.
    Chatterjee, Abhijit
    Singh, Adit D.
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (02) : 145 - 152
  • [28] Design and optimization of low voltage high performance dual threshold CMOS circuits
    Wei, LQ
    Chen, ZP
    Johnson, M
    Roy, K
    De, V
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 489 - 494
  • [29] Dual-threshold voltage techniques for low-power digital circuits
    Kao, JT
    Chandrakasan, AP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) : 1009 - 1018
  • [30] A dual threshold voltage technique for glitch minimization
    Slimani, Mariem
    Matherat, Philippe
    Mathieu, Yves
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 444 - 447