Sleep switch dual threshold voltage domino logic with reduced standby leakage current

被引:52
|
作者
Kursun, V [1 ]
Friedman, EG [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
domino carry lookahead adder; domino logic; dual threshold voltage CMOS technologies; dynamic circuits; high speed; idle mode; longer battery life; low power; multiple threshold voltage CMOS; reduced standby leakage energy; sleep mode; sleep switch; subthreshold leakage current;
D O I
10.1109/TVLSI.2004.826198
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino logic circuits. Sleep switch transistors are proposed to place an idle dual threshold voltage domino logic circuit into a low leakage state. The circuit technique enhances the effectiveness of a dual threshold voltage CMOS technology to reduce the. subthreshold leakage current by strongly turning off all of the high threshold voltage transistors. The sleep switch circuit technique significantly reduces the subthreshold leakage energy as compared to both standard low-threshold voltage and dual threshold voltage domino logic circuits. A domino adder enters and leaves a low leakage sleep mode within a single clock cycle. The energy overhead of the circuit technique is low, justifying the activation of the proposed sleep scheme by providing a net savings in total power consumption during short idle periods.
引用
收藏
页码:485 / 496
页数:12
相关论文
共 50 条
  • [1] Sleep switch dual threshold voltage domino logic with reduced subthreshold and gate oxide leakage current
    Liu, Zhiyu
    Kursun, Volkan
    MICROELECTRONICS JOURNAL, 2006, 37 (08) : 812 - 820
  • [2] Pass transistor with dual threshold voltage domino logic design using standby switch for reduced subthreshold leakage current
    Yuan, Shoucai
    Li, Yuan
    Yuan, Yifang
    Liu, Yamei
    MICROELECTRONICS JOURNAL, 2013, 44 (12) : 1099 - 1106
  • [3] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    Singh, Praveen
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1639 - 1652
  • [4] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Praveen Singh
    Microsystem Technologies, 2019, 25 : 1639 - 1652
  • [5] DUAL THRESHOLD VOLTAGE DOMINO ADDER DESIGN WITH PASS TRANSISTOR LOGIC USING STANDBY SWITCH FOR REDUCING SUB-THRESHOLD LEAKAGE CURRENT
    Yuan, Shoucai
    Liu, Yamei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (03)
  • [6] Leakage biased sleep switch domino logic
    Liu, Zhiyu
    Kursun, Volkan
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 318 - +
  • [7] PMOS-only sleep switch dual-threshold voltage domino logic in sub-65-nm CMOS technologies
    Liu, Zhiyu
    Kursun, Volkan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (12) : 1311 - 1319
  • [8] Analysis and design of lector-based dual-Vt domino logic with reduced leakage current
    Gupta, T. K.
    Pandey, A. K.
    Meena, O. P.
    CIRCUIT WORLD, 2017, 43 (03) : 97 - 104
  • [9] Domino logic with variable threshold voltage keeper
    Kursun, V
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 1080 - 1093
  • [10] Dual threshold voltage domino logic synthesis for high performance with noise and power constraint
    Jung, SO
    Kim, KW
    Kang, SMS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 260 - 265