Sleep switch dual threshold voltage domino logic with reduced standby leakage current

被引:52
|
作者
Kursun, V [1 ]
Friedman, EG [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
domino carry lookahead adder; domino logic; dual threshold voltage CMOS technologies; dynamic circuits; high speed; idle mode; longer battery life; low power; multiple threshold voltage CMOS; reduced standby leakage energy; sleep mode; sleep switch; subthreshold leakage current;
D O I
10.1109/TVLSI.2004.826198
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino logic circuits. Sleep switch transistors are proposed to place an idle dual threshold voltage domino logic circuit into a low leakage state. The circuit technique enhances the effectiveness of a dual threshold voltage CMOS technology to reduce the. subthreshold leakage current by strongly turning off all of the high threshold voltage transistors. The sleep switch circuit technique significantly reduces the subthreshold leakage energy as compared to both standard low-threshold voltage and dual threshold voltage domino logic circuits. A domino adder enters and leaves a low leakage sleep mode within a single clock cycle. The energy overhead of the circuit technique is low, justifying the activation of the proposed sleep scheme by providing a net savings in total power consumption during short idle periods.
引用
收藏
页码:485 / 496
页数:12
相关论文
共 50 条
  • [21] Estimation for Speed and Leakage Power of Dual Threshold Domino OR Based on Wavelet Neural Networks
    Wang, Jinhui
    Zuo, Lei
    Gong, Na
    Gao, Daming
    Geng, Shuqin
    Zhang, Wang
    Hou, Ligang
    Peng, Xiaohong
    Wu, Wuchen
    ADVANCES IN NEURAL NETWORKS - ISNN 2009, PT 1, PROCEEDINGS, 2009, 5551 : 844 - +
  • [22] Robust dynamic node low voltage swing domino logic with multiple threshold voltages
    Liu, Zhiyu
    Kursun, Volkan
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 31 - +
  • [23] Footer Voltage Controlled Dual Keeper Domino Logic with Static Switching Approach
    Parashar, Chirag
    Trivedi, Avijeet Kumar
    Agarwal, Aman
    Pandey, Neeta
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2020, 18 (04) : 255 - 263
  • [24] A gate leakage current based nano-ampere current reference generator using a dual threshold voltage 6-T voltage reference
    Chang, Ching-Hsiang
    Tseng, Yi-Lun
    Lin, Yong-Yu
    Lin, Hongchin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (SC)
  • [25] A Power-on-Reset pulse generator referenced by threshold voltage without standby current
    Song, CK
    Kim, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (09) : 1646 - 1648
  • [26] A novel methodology to reduce leakage power in differential cascode voltage switch logic circuits
    Lakshmikanthan, Preetham
    Nunez, Adrian
    2006 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2006, : 267 - +
  • [27] Low-Leakage Full Adder Circuit Using Current Comparison Based Domino Logic
    Naveen, R.
    Thanushkodi, K.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 41 - 45
  • [28] Standby Leakage Current Estimation Model for Multi Threshold CMOS Inverter Circuit in Deep Submicron Technology
    Sarkar, Hari
    Kundu, Sudakshina
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [29] Leakage-Power-Aware Scheduling With Dual-Threshold Voltage Design
    Wang, Nan
    Zhong, Wei
    Hao, Cong
    Chen, Song
    Yoshimura, Takeshi
    Zhu, Yu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (10) : 3067 - 3079
  • [30] A low power high-speed 8-bit pipelining CLA design using dual-threshold voltage domino logic
    Wang, Chua-Chin
    Huang, Chi-Chun
    Lee, China-Li
    Cheng, Tsai-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 594 - 598