Sleep switch dual threshold voltage domino logic with reduced standby leakage current

被引:52
|
作者
Kursun, V [1 ]
Friedman, EG [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
domino carry lookahead adder; domino logic; dual threshold voltage CMOS technologies; dynamic circuits; high speed; idle mode; longer battery life; low power; multiple threshold voltage CMOS; reduced standby leakage energy; sleep mode; sleep switch; subthreshold leakage current;
D O I
10.1109/TVLSI.2004.826198
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino logic circuits. Sleep switch transistors are proposed to place an idle dual threshold voltage domino logic circuit into a low leakage state. The circuit technique enhances the effectiveness of a dual threshold voltage CMOS technology to reduce the. subthreshold leakage current by strongly turning off all of the high threshold voltage transistors. The sleep switch circuit technique significantly reduces the subthreshold leakage energy as compared to both standard low-threshold voltage and dual threshold voltage domino logic circuits. A domino adder enters and leaves a low leakage sleep mode within a single clock cycle. The energy overhead of the circuit technique is low, justifying the activation of the proposed sleep scheme by providing a net savings in total power consumption during short idle periods.
引用
收藏
页码:485 / 496
页数:12
相关论文
共 50 条
  • [41] Efficient multi-threshold voltage techniques for minimum leakage current in nanoscale technology
    Rjoub, Abdoul
    Al-Ajlouni, Motasem
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (10) : 1049 - 1066
  • [42] Threshold voltage mismatch and intra-die leakage current in digital CMOS circuits
    de Gyvez, JP
    Tuinhout, HP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 157 - 168
  • [43] An Anomalous Correlation between Gate Leakage Current and Threshold Voltage Fluctuation in Advanced MOSFETs
    Liu, Zihong
    Chang, Paul
    Yu, Xiaojun
    Deng, Jie
    Han, Shu-Jen
    Shahidi, Ghavam
    Haensch, Wilfried
    Rim, Ken
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [44] 1200-V JBS Diodes with Low Threshold Voltage and Low Leakage Current
    Yamamoto, Takeo
    Kojima, Jun
    Endo, Takeshi
    Okuno, Eiichi
    Sakakibara, Toshio
    Onda, Shoichi
    SILICON CARBIDE AND RELATED MATERIALS 2007, PTS 1 AND 2, 2009, 600-603 : 939 - 942
  • [45] Design of CNTFET based Domino Wide OR Gates using Dual Chirality for Reducing Subthreshold Leakage Current
    Vijay Kumar Magraiya
    Tarun Kumar Gupta
    Bharat Garg
    Silicon, 2022, 14 : 8695 - 8706
  • [46] A Family of Transformer-Less Single-Switch Dual-Inductor High Voltage Gain Boost Converters With Reduced Voltage and Current Stresses
    Qin, Ling
    Zhou, Lei
    Hassan, Waqas
    Soon, John Long
    Tian, Min
    Shen, Jiapeng
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (05) : 5674 - 5685
  • [47] Design of CNTFET based Domino Wide OR Gates using Dual Chirality for Reducing Subthreshold Leakage Current
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    Garg, Bharat
    SILICON, 2022, 14 (14) : 8695 - 8706
  • [48] A sub-1V dual-threshold Domino circuit using product-of-sum logic
    Fujii, K
    Douseki, T
    Kado, Y
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 259 - 262
  • [49] Dual Threshold Domino OR Gates Leakage Power and Delay Forecasting Based on Wavelet Neural Networks in 45 nm Technology
    Wang, Jinhui
    Wu, Wuchen
    Zuo, Lei
    Hou, Ligang
    Geng, Shuqin
    Zhang, Wang
    Gong, Na
    PROCEEDINGS OF THE 2009 WRI GLOBAL CONGRESS ON INTELLIGENT SYSTEMS, VOL IV, 2009, : 72 - +
  • [50] Voltage Clamped DC-DC Converter with Reduced Reverse Recovery Current and Switch Voltage Stress
    Prasad, P. Hari Krishna
    Mannam, Venu Gopala Rao
    POWER ELECTRONICS AND INSTRUMENTATION ENGINEERING, 2010, 102 : 69 - +