A combined gate replacement and input vector control approach for leakage current reduction

被引:48
|
作者
Yuan, L [1 ]
Qu, G
机构
[1] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
[2] Univ Maryland, Inst Adv Comp Studies, College Pk, MD 20742 USA
关键词
gate replacement; leakage reduction; minimum leakage vector (MLV);
D O I
10.1109/TVLSI.2005.863747
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Input vector control (IVC) is a popular technique for leakage power reduction. It utilizes the transistor stack effect in CMOS gates by applying a minimum leakage vector (MLV) to the primary inputs of combinational circuits during the standby mode. However, the IVC technique becomes less effective for circuits of large logic depth because the input vector at primary inputs has little impact on leakage of internal gates at high logic levels. In this paper, we propose a technique to overcome this limitation by replacing those internal gates in their worst leakage states by other library gates while maintaining the circuit's correct functionality during the active mode. This modification of the circuit does not require changes of the design flow, but it opens the door for further leakage reduction when the MLV is not effective. We then present a divide-and-conquer approach that integrates gate replacement, an optimal MLV searching algorithm for tree circuits, and a genetic algorithm to connect the tree circuits. Our experimental results on all the MCNC91 benchmark circuits reveal that 1) the gate replacement technique alone can achieve 10% leakage current reduction over the best known IVC methods with no delay penalty and little area increase; 2) the divide-and-conquer approach outperforms the best pure IVC method by 24% and the existing control point insertion method by 12%; and 3) compared with the leakage achieved by optimal MLV in small circuits, the gate replacement heuristic and the divide-and-conquer approach can reduce on average 13% and 17% leakage, respectively.
引用
收藏
页码:173 / 182
页数:10
相关论文
共 50 条
  • [31] An algorithm to minimize leakage through simultaneous input vector control and circuit modification
    Jayakumar, Nikhil
    Khatri, Sunil P.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 618 - 623
  • [32] Asymmetric Gate Oxide Thickness Technology for Reduction of Gate Induced Drain Leakage Current in Nanoscale Single Gate SOI MOSFET
    Fathipour, Morteza
    Kohani, Fatemeh
    Ahangari, Zahra
    COMMAD: 2008 CONFERENCE ON OPTOELECTRONIC AND MICROELECTRONIC MATERIALS & DEVICES, 2008, : 136 - 139
  • [33] Leakage Current Reduction in Planar AlGaN/GaN MISHEMT with Drain Surrounded by the Gate Channel
    Sun, Hui
    Chen, Jianguo
    Wang, Maojun
    Liu, Meihua
    Lin, Xinnan
    Chen, Dongmin
    2017 14TH CHINA INTERNATIONAL FORUM ON SOLID STATE LIGHTING (SSLCHINA) : INTERNATIONAL FORUM ON WIDE BANDGAP SEMICONDUCTORS (IFWS), 2017, : 186 - 188
  • [34] Dramatic reduction of gate leakage current of ultrathin oxides through oxide structure modification
    Chen, Zhi
    Guo, Jun
    SOLID-STATE ELECTRONICS, 2006, 50 (06) : 1004 - 1011
  • [35] IVATS: A Leakage Reduction Technique Based on Input Vector Analysis and Transistor Stacking in CMOS Circuits
    Deng, Lishuo
    Li, Keran
    Shan, Weiwei
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [36] A Modified Gate Replacement Algorithm for Leakage Reduction Using Dual-Tox in CMOS VLSI Circuits
    Singh, Surabhi
    Kaushik, Brajesh Kumar
    Dasgupta, Sudeb
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 146 - 152
  • [37] Oxygen vacancy drift controlled three-terminal ReRAM with a reduction in operating gate bias and gate leakage current
    Wang, Qi
    Itoh, Yaomi
    Tsuruoka, Tohru
    Aono, Masakazu
    He, Deyan
    Hasegawa, Tsuyoshi
    SOLID STATE IONICS, 2018, 328 : 30 - 34
  • [38] Using Low-k Oxide for Reduction of Leakage Current in Double Gate Tunnel FET
    Vadizadeh, Mahdi
    Fathipour, Morteza
    ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 301 - 304
  • [39] Reduction of gate leakage current of HfSiON dielectrics through enhanced phonon-energy coupling
    Samantaray, Chandan B.
    Chen, Zhi
    APPLIED PHYSICS LETTERS, 2006, 89 (16)
  • [40] Independent-gate four-terminal FinFET SRAM for drastic leakage current reduction
    Endo, Kazuhiko
    O'uchi, Shin-ichi
    Ishikawa, Yuki
    Liu, Yongxun
    Matsukawa, Takashi
    Sakamoto, Kunihiro
    Masahara, Meishoku
    Tsukada, Junichi
    Ishii, Kenichi
    Yamauchi, Hiromi
    Suzuki, Eiichi
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 63 - 66