A combined gate replacement and input vector control approach for leakage current reduction

被引:48
|
作者
Yuan, L [1 ]
Qu, G
机构
[1] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
[2] Univ Maryland, Inst Adv Comp Studies, College Pk, MD 20742 USA
关键词
gate replacement; leakage reduction; minimum leakage vector (MLV);
D O I
10.1109/TVLSI.2005.863747
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Input vector control (IVC) is a popular technique for leakage power reduction. It utilizes the transistor stack effect in CMOS gates by applying a minimum leakage vector (MLV) to the primary inputs of combinational circuits during the standby mode. However, the IVC technique becomes less effective for circuits of large logic depth because the input vector at primary inputs has little impact on leakage of internal gates at high logic levels. In this paper, we propose a technique to overcome this limitation by replacing those internal gates in their worst leakage states by other library gates while maintaining the circuit's correct functionality during the active mode. This modification of the circuit does not require changes of the design flow, but it opens the door for further leakage reduction when the MLV is not effective. We then present a divide-and-conquer approach that integrates gate replacement, an optimal MLV searching algorithm for tree circuits, and a genetic algorithm to connect the tree circuits. Our experimental results on all the MCNC91 benchmark circuits reveal that 1) the gate replacement technique alone can achieve 10% leakage current reduction over the best known IVC methods with no delay penalty and little area increase; 2) the divide-and-conquer approach outperforms the best pure IVC method by 24% and the existing control point insertion method by 12%; and 3) compared with the leakage achieved by optimal MLV in small circuits, the gate replacement heuristic and the divide-and-conquer approach can reduce on average 13% and 17% leakage, respectively.
引用
收藏
页码:173 / 182
页数:10
相关论文
共 50 条
  • [21] Independent-Double-Gate FinFET SRAM for Leakage Current Reduction
    Endo, Kazuhiko
    O'uchi, Shin-Ichi
    Ishikawa, Yuki
    Liu, Yongxun
    Matsukawa, Takashi
    Sakamoto, Kunihiro
    Masahara, Meishoku
    Tsukada, Junichi
    Ishii, Kenichi
    Yamauchi, Hiromi
    Suzuki, Eiichi
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (07) : 757 - 759
  • [22] Simulation study and reduction of reverse gate leakage current for GaN HEMTs
    Yamaguchi, Y.
    Hayashi, K.
    Oishi, T.
    Otsuka, H.
    Nanjo, T.
    Yamanaka, K.
    Nakayama, M.
    Miyamoto, Y.
    2012 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS), 2012,
  • [23] Reduction of gate leakage current in AlGaN/GaN MOSHFET using NiO
    Ahn, HJ
    Oh, CS
    Lee, KJ
    Yang, JW
    Yang, GM
    Lim, KY
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S581 - S584
  • [24] REDUCTION OF LEAKAGE CURRENT AT THE GATE EDGE OF SDB SOI NMOS TRANSISTOR
    KANG, SW
    LYU, JS
    KANG, JY
    LEE, JH
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (06) : 236 - 238
  • [25] Modeling of the gate leakage current reduction in MOSFET with ultra-thin nitrided gate oxide
    Yang, CW
    Fang, YK
    Ting, SF
    Chen, CH
    Wang, WD
    Lin, TY
    Wang, MF
    Yu, MC
    Chen, CL
    Yao, LG
    Chen, SC
    Yu, CH
    Liang, MS
    SOLID-STATE ELECTRONICS, 2003, 47 (04) : 751 - 754
  • [26] On the Efficacy of Input Vector Control to Mitigate NBTI Effects and Leakage Power
    Wang, Yu
    Chen, Xiaoming
    Wang, Wenping
    Balakrishnan, Varsha
    Cao, Yu
    Xie, Yuan
    Yang, Huazhong
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 19 - +
  • [27] Gate Level NBTI and Leakage Co-Optimization in Combinational Circuits with Input Vector Cycling
    Pendyala, Shilpa
    Islam, Sheikh Ariful
    Katkoori, Srinivas
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2020, 8 (03) : 738 - 749
  • [28] Investigation of gate leakage current in TFET: A semi-numerical approach
    Tawfik, N. M. S.
    Shaker, A.
    Sayed, I.
    Kamel, H.
    Salem, M. S.
    Dessouky, M.
    Fedawy, M.
    ALEXANDRIA ENGINEERING JOURNAL, 2023, 72 : 169 - 180
  • [29] GATE LEAKAGE CURRENT REDUCTION WITH ADVANCEMENT OF GRADED BARRIER AlGaN/GaN HEMT
    Das, Palash
    Biswas, Dhrubes
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2011, 3 (01) : 972 - 978
  • [30] Interval Arithmetic Based Input Vector Control for RTL Subthreshold Leakage Minimization
    Pendyala, Shilpa
    Katkoori, Srinivas
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 141 - 146