Inelastic Electron Tunneling Spectroscopy (IETS) Study of Ultra-thin Gate Dielectrics for Advanced CMOS Technology

被引:2
|
作者
Ma, T. P. [1 ]
机构
[1] Yale Univ, New Haven, CT 06520 USA
关键词
SILICON; INSULATOR; LAYERS; TRAPS;
D O I
10.1149/1.3572304
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As the thickness of the gate dielectric in a CMOS transistor continues to shrink in each new generation of integrated circuits in order to meet the targeted gains in performance and circuit density, it becomes increasingly difficult for some conventional dielectric characterization tools, such as infrared spectroscopy, Raman spectroscopy, neutron scattering, and Rutherford scattering, to reveal their structural and compositional information. In contrast, the Inelastic Electron Tunneling Spectroscopy (IETS) technique, which relies on tunneling current to probe the ultra-thin gate dielectric in a metal-insulator-semiconductor (MIS) sandwich, becomes more sensitive when the tunneling current increases, which is in the direction of the CMOS scaling trend. IETS can address materials issues related to reactions and intermixing at interfaces, as well as properties related to carrier mobility and reliability, such as phonon modes, impurities, and charge traps, for structures that are difficult to accurately characterize by other techniques. The principle of operation, experimental considerations, and examples will be shown in this paper to illustrate the capabilities and limitations of the IETS technique.
引用
收藏
页码:545 / 561
页数:17
相关论文
共 50 条
  • [11] Thermometry of Plasmonic Heating by Inelastic Electron Tunneling Spectroscopy (IETS)
    Nachman, Nirit
    Selzer, Yoram
    NANO LETTERS, 2017, 17 (09) : 5855 - 5861
  • [12] Study on Mechanism of Thermal Curing in Ultra-thin Gate Dielectrics
    Mitani, Yuichiro
    Higashi, Yusuke
    Nakasaki, Yasushi
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [13] Study on ultra-thin gate dielectrics: Surface preparation and reliability
    Jia, L
    Chai, SM
    Xu, QX
    Qian, H
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 120 - 122
  • [14] Inelastic electron tunnelling spectroscopy (IETS) of high-k dielectrics
    Ma, TP
    He, W
    Wang, MM
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY 2005, 2005, 788 : 73 - 78
  • [15] Study of nitridation plasma for ultra-thin gate dielectrics of 65 nm technology node and beyond
    Wu, HM
    Gao, D
    Mo, MX
    Zhou, N
    Chen, J
    Zhu, B
    Ning, J
    Bonfanti, P
    Kuo, J
    Li, M
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 415 - 418
  • [16] Investigation of stress induced leakage current in CMOS structures with ultra-thin gate dielectrics
    Jahan, C
    Barla, K
    Ghibaudo, G
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (10-11): : 1529 - 1532
  • [17] EXPERIMENTAL-STUDY OF RELATIVE INTENSITIES IN INELASTIC ELECTRON-TUNNELING SPECTROSCOPY (IETS)
    GAUTHIER, S
    KLEIN, J
    LEGER, A
    DECHEVEIGNE, S
    GUINET, C
    JOURNAL OF ELECTRON SPECTROSCOPY AND RELATED PHENOMENA, 1983, 30 (FEB) : 209 - 214
  • [18] RECENT DEVELOPMENTS IN ULTRA-THIN OXYNITRIDE GATE DIELECTRICS
    HAN, LK
    BHAT, M
    WRISTERS, D
    WANG, HH
    KWONG, DL
    MICROELECTRONIC ENGINEERING, 1995, 28 (1-4) : 89 - 96
  • [19] Direct tunneling relaxation spectroscopy in ultra-thin gate oxide MOS structures
    Wei, JL
    Mao, LF
    Xu, MZ
    Tan, CH
    SOLID-STATE ELECTRONICS, 2000, 44 (11) : 2021 - 2025
  • [20] Spin-dependent trap-assisted tunneling current in ultra-thin gate dielectrics
    Miura, Y
    Fujieda, S
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (4B): : 2840 - 2843