Inelastic Electron Tunneling Spectroscopy (IETS) Study of Ultra-thin Gate Dielectrics for Advanced CMOS Technology

被引:2
|
作者
Ma, T. P. [1 ]
机构
[1] Yale Univ, New Haven, CT 06520 USA
关键词
SILICON; INSULATOR; LAYERS; TRAPS;
D O I
10.1149/1.3572304
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As the thickness of the gate dielectric in a CMOS transistor continues to shrink in each new generation of integrated circuits in order to meet the targeted gains in performance and circuit density, it becomes increasingly difficult for some conventional dielectric characterization tools, such as infrared spectroscopy, Raman spectroscopy, neutron scattering, and Rutherford scattering, to reveal their structural and compositional information. In contrast, the Inelastic Electron Tunneling Spectroscopy (IETS) technique, which relies on tunneling current to probe the ultra-thin gate dielectric in a metal-insulator-semiconductor (MIS) sandwich, becomes more sensitive when the tunneling current increases, which is in the direction of the CMOS scaling trend. IETS can address materials issues related to reactions and intermixing at interfaces, as well as properties related to carrier mobility and reliability, such as phonon modes, impurities, and charge traps, for structures that are difficult to accurately characterize by other techniques. The principle of operation, experimental considerations, and examples will be shown in this paper to illustrate the capabilities and limitations of the IETS technique.
引用
收藏
页码:545 / 561
页数:17
相关论文
共 50 条
  • [41] Erratum: Modeling and simulation of tunneling through ultra-thin gate dielectrics (Journal of Applied Physics (1997) 81 (7900))
    Schenk, A.
    Journal of Applied Physics, 1600, 101 (09):
  • [42] EXPERIMENTAL TEST OF SYMMETRY SELECTION-RULES IN INELASTIC ELECTRON-TUNNELING SPECTROSCOPY (IETS)
    KIRTLEY, J
    HANSMA, PK
    SURFACE SCIENCE, 1977, 66 (01) : 125 - 130
  • [43] Impact of gate tunneling leakage on the operation of NMOS transistors with ultra-thin gate oxides
    Lime, F
    Clerc, R
    Ghibaudo, G
    Pananakakis, G
    Guégan, G
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 119 - 125
  • [44] Ultra-thin oxynitride gate dielectrics by pulsed-RF DPN for 65 nm General Purpose CMOS applications
    Veloso, A
    Cubaynes, FN
    Rothschild, A
    Mertens, S
    Degraeve, R
    O'Connor, R
    Olsen, C
    Date, L
    Schaekers, M
    Dachs, C
    Jurczak, M
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 239 - 242
  • [45] Defect Characterization of HfTiOx Gate Dielectrics on SiGe Heterolayers Using Inelastic Tunneling Spectroscopy
    Maiti, Partha Pratim
    Mukherjee, C.
    Bag, A.
    Mallik, S.
    Maiti, C.K.
    Journal of Electronic Materials, 2025, 54 (01) : 747 - 757
  • [46] Tunneling spectroscopy of chiral states in ultra-thin topological insulators
    Lake, R.K. (rlake@ee.ucr.edu), 1600, American Institute of Physics Inc. (113):
  • [47] SILC during NBTI stress in PMOSFETs with ultra-thin SiON gate dielectrics
    Cao, Yan-Rong
    Hao, Yue
    Ma, Xiao-Hua
    Yu, Lei
    Hu, Shi-Gang
    CHINESE PHYSICS LETTERS, 2008, 25 (04) : 1427 - 1430
  • [48] Reliability challenges of high performance PD SOICMOS with ultra-thin gate dielectrics
    Zhao, E
    Zhang, J
    Salman, A
    Subba, N
    Chan, J
    Marathe, A
    Beebe, S
    Taylor, K
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1703 - 1708
  • [49] Advantage of the structure and the electrical properties of epitaxial ultra-thin zirconia gate dielectrics
    Kiguchi, Takanori
    Wakiya, Naoki
    Tanaka, Junzo
    Shinozaki, Kazuo
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2008, 148 (1-3): : 30 - 34
  • [50] Optical metrology for ultra-thin oxide and high-K gate dielectrics
    Chism, WW
    Diebold, AC
    Price, J
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 2003, 683 : 124 - 128