High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers

被引:0
|
作者
Rahnamaei, Ali [1 ]
Fatin, Gholamreza Zare [2 ]
Eskandarian, Abdollah [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Rasht Branch, Rasht, Iran
[2] Univ Mohaghegh Ardabili, Dept Elect & Comp Engn, Ardebil, Iran
关键词
CNTFET; High Speed; Low Power; Parallel Multiplier; Radix-4 Booth Scheme; FAST; 4-2; COMPRESSOR;
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed perfor-mance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances of middle stages have been reduced considerably. As a result, total transistor count along with power consumption has been decreased illustrating the other advantages of the designed structure. For evaluation of correct functionality, simulations using CNTFET 32nm standard process have been performed for the de-signed scheme which depict the latency of 195ps for critical path. Meanwhile, comparison with previous works using the Power Delay Product (PDP) criteria demonstrates the superiority of the proposed structure suggesting that our circuitry can be widely utilized for high speed parallel multiplier design.
引用
收藏
页码:281 / 290
页数:10
相关论文
共 50 条
  • [41] FPGA Implementation of a Novel Multifunction Modulo (2n ± 1) Multiplier Using Radix-4 Booth Encoding Scheme
    Kuo, Chao-Tsung
    Wu, Yao-Cheng
    APPLIED SCIENCES-BASEL, 2023, 13 (18):
  • [42] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [43] High-speed Parallel 32x32-b Multiplier Using a Radix-16 Booth Encoder
    Chen Ping-hua
    Zhao Juan
    IITAW: 2009 THIRD INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATIONS WORKSHOPS, 2009, : 406 - 409
  • [44] A high speed pipelined radix-16 Booth multiplier architecture for FPGA implementation
    Cekli, Serap
    Akman, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185
  • [45] High Throughput Radix-4 SISO Decoding Architecture with Reduced Memory Requirement
    Byun, Wooseok
    Kim, Hyeji
    Kim, Ji-Hoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (04) : 407 - 418
  • [46] RSD-based high-performance radix-4 Montgomery Modular Multiplication for Elliptic Curve Cryptography
    Zhao, Shilei
    Zheng, Jiwen
    Shao, Yutong
    Huang, Hai
    Liu, Zhiwei
    Yu, Bin
    Zhang, Ziyue
    MICROELECTRONICS JOURNAL, 2024, 153
  • [47] High-Performance Parallel Radix Sort on FPGA
    Romanous, Bashar
    Rezvani, Mohammadreza
    Huang, Junjie
    Wong, Daniel
    Papalexakis, Evangelos E.
    Tsotras, Vassilis J.
    Najjar, Walid
    28TH IEEE INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2020, : 224 - 224
  • [48] Built-in test with modified-booth high-speed pipelined multipliers and dividers
    Lo, HY
    Lin, HF
    Chen, CY
    Liu, JS
    Liu, CC
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (03): : 245 - 269
  • [49] Built-in Test with Modified-Booth High-Speed Pipelined Multipliers and Dividers
    Hao-Yung Lo
    Hsiu-Feng Lin
    Chichyang Chen
    Jenshiuh Liu
    Chia-Cheng Liu
    Journal of Electronic Testing, 2003, 19 : 245 - 269
  • [50] Low latency, glitch-free booth encoder-decoder for high speed multipliers
    Fathi, Amir
    Azizian, Sarkis
    Fathi, Rahim
    Tamar, Habib Ghasemizadeh
    IEICE ELECTRONICS EXPRESS, 2012, 9 (16): : 1335 - 1341