Built-in test with modified-booth high-speed pipelined multipliers and dividers

被引:1
|
作者
Lo, HY [1 ]
Lin, HF
Chen, CY
Liu, JS
Liu, CC
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Feng Chia Univ, Inst Informat Engn, Taichung 400, Taiwan
关键词
BIST; computer arithmetic; division; polynomials; generator; multiplication; VLSI design;
D O I
10.1023/A:1023792812521
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An embedded test pattern generator scheme for large-operand ( unlimited bit length) multiplier and divider is presented by employing a simple digital circuit. This scheme is based on the generation of cyclic code polynomials from a characterized polynomials generator G( X) and incorporated with Modified-Booth algorithm. Due to the advantages of the former, the hardware complexity is simple, and moreover, the multiplier and divider can share the same hardware with a small change of control lines. Due to the advantages of latter's schemes, the numbers of "sub/add" operations are reduced to one half of the multiplicand for the result of final product. Therefore, the proposed pipelined multipliers permit very high throughput for arbitrary value of digit size. Only full adders/subtractors and shift registers are used in the proposed multiplier and divider hardware. The input data of the multiplier/divider can be processed in parallel or in pipelined without considering carry/borrow delays during the operations. The speed of computation has therefore been greatly improved by approximately a factor of 2. Since most parts of the components can be used for both the multiplier and divider, with full adders replaced by subtractors for switching from a multiplier to a divider, the structure is therefore tremendously reduced. In addition, these function units are involved with cyclic code generators, so that they can be used as a built-in self-test (BIST).
引用
收藏
页码:245 / 269
页数:25
相关论文
共 50 条
  • [1] Built-in Test with Modified-Booth High-Speed Pipelined Multipliers and Dividers
    Hao-Yung Lo
    Hsiu-Feng Lin
    Chichyang Chen
    Jenshiuh Liu
    Chia-Cheng Liu
    Journal of Electronic Testing, 2003, 19 : 245 - 269
  • [2] A Built-in Test Scheme for Pipelined Multipliers and Dividers
    Hao-Yung Lo1
    湖南大学学报(自然科学版), 2000, (S2) : 31 - 45
  • [3] A Built-in Test Scheme for Pipelined Multipliers and Dividers
    HaoYung Lo TsinYuan Chang HsiuFeng Lin Chichyang Chen Jenshiuh Liu ChiaCheng Liu Jian Houng Lee JungShiarn Shie Shin Shing Chen Pi Cheng Chang Web Ming Cho Jyh Ho Houng MiinShyue Shiau and ChihHung Yang Institute of Information Engi
    湖南大学学报(自然科学版), 2000, (自然科学版) : 31 - 45
  • [4] A novel approach to the design and implementation of very high-speed digit-serial modified-Booth multipliers
    Rao, VM
    Nowrouzian, B
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 61 - 64
  • [5] A novel approach to the design and hardware implementation of high-speed digit-serial modified-booth digital multipliers
    Rao, VM
    Nowrouzian, B
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1952 - 1955
  • [6] Effective built-in self-test for booth multipliers
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (03): : 105 - 111
  • [7] C-testable modified-booth multipliers
    Gizopoulos, D
    Nikolos, D
    Paschalis, A
    Halatsis, C
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (03): : 241 - 260
  • [8] C-testable modified-booth multipliers
    NCSR 'Demokritos', Athens, Greece
    J Electron Test Theory Appl JETTA, 3 (241-260):
  • [9] Built-in self-test (BIST) design of high-speed carry-free dividers
    Wey, CL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (01) : 141 - 145
  • [10] Design of C-testable modified-Booth multipliers
    Boateng, Kwame Osei
    Takahashi, Hiroshi
    Takamatsu, Yuzo
    IEICE Transactions on Information and Systems, 2000, E-83-D (10) : 1868 - 1878