A Built-in Test Scheme for Pipelined Multipliers and Dividers

被引:0
|
作者
HaoYung Lo TsinYuan Chang HsiuFeng Lin Chichyang Chen Jenshiuh Liu ChiaCheng Liu Jian Houng Lee JungShiarn Shie Shin Shing Chen Pi Cheng Chang Web Ming Cho Jyh Ho Houng MiinShyue Shiau and ChihHung Yang Institute of Information Engi [1 ,1 ]
机构
关键词
D O I
暂无
中图分类号
TN402 [设计];
学科分类号
摘要
An embedded test pattern generator scheme in large-operand multiplier and divider is presented by applying simple digital circuit. This scheme is based on the generation of cyclic code polynomials from a characterized polynomials generator G(X). Only full adders / subtractors and shift registers are used in the proposed multiplier and divider hardware. The input data of the multiplier/divider can be processed in parallel or in pipelined without considering carry/borrow delays during the operations. The speed of computation has therefore been greatly improved by approximately a factor of 2. Since most parts of the components can be both used in the multiplier and divider, just one full adder is applied in the multiplier to be replaced by a subtractor in the divider. The structure is therefore tremendously reduced. In addition, this hardware can be incorporated with a cyclic code generator t perform built-in self-test (BIST).
引用
收藏
页码:31 / 45
页数:15
相关论文
共 50 条
  • [1] A Built-in Test Scheme for Pipelined Multipliers and Dividers
    Hao-Yung Lo1
    湖南大学学报(自然科学版), 2000, (S2) : 31 - 45
  • [2] Built-in Test with Modified-Booth High-Speed Pipelined Multipliers and Dividers
    Hao-Yung Lo
    Hsiu-Feng Lin
    Chichyang Chen
    Jenshiuh Liu
    Chia-Cheng Liu
    Journal of Electronic Testing, 2003, 19 : 245 - 269
  • [3] Built-in test with modified-booth high-speed pipelined multipliers and dividers
    Lo, HY
    Lin, HF
    Chen, CY
    Liu, JS
    Liu, CC
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (03): : 245 - 269
  • [4] An effective built-in self-test scheme for parallel multipliers
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    IEEE TRANSACTIONS ON COMPUTERS, 1999, 48 (09) : 936 - 950
  • [5] On Built-In Self-Test for Multipliers
    Pulukuri, Mary D.
    Starr, George J.
    Stroud, Charles E.
    IEEE SOUTHEASTCON 2010: ENERGIZING OUR FUTURE, 2010, : 25 - 28
  • [6] A Built-In Self-Calibration Scheme for Pipelined ADCs
    Chang, Hsiu-Ming
    Lin, Kuan-Yu
    Chen, Chin-Hsuan
    Cheng, Kwang-Ting
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 266 - +
  • [7] Effective built-in self-test for booth multipliers
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (03): : 105 - 111
  • [8] A NEW BUILT-IN TEST SCHEME FOR DCVS CIRCUITS
    VASANTHAVADA, N
    KANOPOULOS, N
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 375 - 378
  • [9] Built-in Self-Test of Vector Matrix Multipliers on a Reconfigurable Device
    Natarajan, Aishwarya
    Hasler, Jennifer
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [10] BUILT-IN TEST SCHEME FOR DETECTION, CLASSIFICATION AND EVALUATION OF NONLINEARITIES
    Toczek, Wojciech
    Kowalewski, Michal
    METROLOGY AND MEASUREMENT SYSTEMS, 2009, 16 (01) : 47 - 59