A Built-in Test Scheme for Pipelined Multipliers and Dividers

被引:0
|
作者
HaoYung Lo TsinYuan Chang HsiuFeng Lin Chichyang Chen Jenshiuh Liu ChiaCheng Liu Jian Houng Lee JungShiarn Shie Shin Shing Chen Pi Cheng Chang Web Ming Cho Jyh Ho Houng MiinShyue Shiau and ChihHung Yang Institute of Information Engi [1 ,1 ]
机构
关键词
D O I
暂无
中图分类号
TN402 [设计];
学科分类号
摘要
An embedded test pattern generator scheme in large-operand multiplier and divider is presented by applying simple digital circuit. This scheme is based on the generation of cyclic code polynomials from a characterized polynomials generator G(X). Only full adders / subtractors and shift registers are used in the proposed multiplier and divider hardware. The input data of the multiplier/divider can be processed in parallel or in pipelined without considering carry/borrow delays during the operations. The speed of computation has therefore been greatly improved by approximately a factor of 2. Since most parts of the components can be both used in the multiplier and divider, just one full adder is applied in the multiplier to be replaced by a subtractor in the divider. The structure is therefore tremendously reduced. In addition, this hardware can be incorporated with a cyclic code generator t perform built-in self-test (BIST).
引用
收藏
页码:31 / 45
页数:15
相关论文
共 50 条
  • [31] Built-In Self-Test for Multipliers in Altera Cyclone II Field Programmable Gate Arrays
    Lusco, Michael A.
    Dailey, Justin L.
    Stroud, Charles E.
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 214 - 219
  • [32] Built-in self-test
    Zorian, Yervant
    Microelectronic Engineering, 1999, 49 (01): : 135 - 138
  • [33] Built-in self-test
    Zorian, Y
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138
  • [34] COMPENSATING FOR BUILT-IN TEST FAILURES
    RAMIREZ, MA
    PROCEEDINGS ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 1986, (SYM): : 258 - 261
  • [35] BUILT-IN TEST - A REVIEW.
    Maunder, Colin
    1600, (31):
  • [36] A Built-in Test Pattern Generator
    闵应骅
    韩智德
    Journal of Computer Science and Technology, 1986, (04) : 62 - 74
  • [37] BUILT-IN TEST VERIFICATION TECHNIQUES
    ALBERT, J
    PARTRIDGE, M
    FENNELL, T
    SPILLMAN, R
    PROCEEDINGS ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 1986, (SYM): : 252 - 257
  • [38] On the Input Probability for Built-in Test
    Ding Jin AND Hu Jiandong(Training Center
    The Journal of China Universities of Posts and Telecommunications, 1994, (02) : 30 - 35
  • [39] DESIGNING BUILT-IN TEST FOR MICROPROCESSORS
    SMOOT, S
    PROCEEDINGS ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 1984, (NSYM): : 412 - 415
  • [40] A built-in self-test and self-diagnosis scheme for embedded SRAM
    Wang, CW
    Wu, CF
    Li, JF
    Wu, CW
    Teng, T
    Chiu, K
    Lin, HP
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 45 - 50