A Built-in Test Scheme for Pipelined Multipliers and Dividers

被引:0
|
作者
HaoYung Lo TsinYuan Chang HsiuFeng Lin Chichyang Chen Jenshiuh Liu ChiaCheng Liu Jian Houng Lee JungShiarn Shie Shin Shing Chen Pi Cheng Chang Web Ming Cho Jyh Ho Houng MiinShyue Shiau and ChihHung Yang Institute of Information Engi [1 ,1 ]
机构
关键词
D O I
暂无
中图分类号
TN402 [设计];
学科分类号
摘要
An embedded test pattern generator scheme in large-operand multiplier and divider is presented by applying simple digital circuit. This scheme is based on the generation of cyclic code polynomials from a characterized polynomials generator G(X). Only full adders / subtractors and shift registers are used in the proposed multiplier and divider hardware. The input data of the multiplier/divider can be processed in parallel or in pipelined without considering carry/borrow delays during the operations. The speed of computation has therefore been greatly improved by approximately a factor of 2. Since most parts of the components can be both used in the multiplier and divider, just one full adder is applied in the multiplier to be replaced by a subtractor in the divider. The structure is therefore tremendously reduced. In addition, this hardware can be incorporated with a cyclic code generator t perform built-in self-test (BIST).
引用
收藏
页码:31 / 45
页数:15
相关论文
共 50 条
  • [21] BUILT-IN TEST FOR RAMS
    BARDELL, PH
    MCANNEY, WH
    IEEE DESIGN & TEST OF COMPUTERS, 1988, 5 (04): : 29 - 36
  • [22] BUILT-IN TEST - A REVIEW
    MAUNDER, C
    ELECTRONICS AND POWER, 1985, 31 (03): : 204 - 208
  • [23] Evaluation of built-in test
    Pecht, M
    Dube, M
    Natishan, M
    Williams, R
    Banner, J
    Knowles, I
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2001, 37 (01) : 266 - 271
  • [24] A Built-in Self-Test Scheme with Diagnostics Support for Embedded SRAM
    Chih-Wea Wang
    Chi-Feng Wu
    Jin-Fu Li
    Cheng-Wen Wu
    Tony Teng
    Kevin Chiu
    Hsiao-Ping Lin
    Journal of Electronic Testing, 2002, 18 : 637 - 647
  • [25] A built-in self-test scheme with diagnostics support for embedded SRAM
    Wang, CW
    Wu, CF
    Li, JF
    Wu, CW
    Teng, T
    Chiu, K
    Lin, HP
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (06): : 637 - 647
  • [26] A Built-In Self-Test Scheme for Classifying Refresh Periods of DRAMs
    Chang, Chia-Ming
    Chen, Yong-Xiao
    Li, Jin-Fu
    2017 22ND IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2017,
  • [27] A built-in self-test scheme for carry save array multiplier
    School of Automation Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China
    Dianzi Keji Diaxue Xuebao, 2007, 4 (751-754):
  • [28] A Built-In Self-Test Scheme for 3D RAMs
    Yu, Yun-Chao
    Chou, Che-Wei
    Li, Jin-Fu
    Lo, Chih-Yen
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [29] Built-in self-test (BIST) design of high-speed carry-free dividers
    Wey, CL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (01) : 141 - 145
  • [30] A Built-In Self-Test Scheme for DDR Memory Output Timing Test and Measurement
    Kim, Hyunjin
    Abraham, Jacob A.
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 7 - 12