C-testable modified-booth multipliers

被引:11
|
作者
Gizopoulos, D
Nikolos, D
Paschalis, A
Halatsis, C
机构
[1] UNIV PATRAS,DEPT COMP ENGG & INFORM,PATRAS 26500,GREECE
[2] UNIV ATHENS,DEPT INFORMAT,GR-15771 ATHENS,GREECE
关键词
design for testability; C-testability; cell fault model; iterative logic arrays; Booth multipliers; carry lookahead adders;
D O I
10.1007/BF00133387
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper the testability of modified-Booth array multipliers for standard cells based design environments is examined for first time. In such cases the structure of the cells may be unknown, thus Cell Fault Model (CFM) is adopted. Two C-testable designs are proposed. A design for an N-x x N-y. bits modified-Booth multiplier, which uses ripple carry addition at the last stage of the multiplication, is first proposed. The design requires the addition of only one extra primary input and 38 test vectors with respect to CFM. A second C-testable design is given using carry lookahead addition at the last stage which is the case of practical implementations of modified-Booth multipliers. Such a C-testable design using carry lookahead addition is for first time proposed in the open literature. This second design requires the addition of 4 extra primary inputs. One-level and two-levels carry lookahead adders, are considered. The C-testable design requires 61 test vectors for the former and 73 test vectors for the latter, respectively. The hardware and delay overheads imposed by both C-testable designs are very small and decrease when the size of the multiplier increases.
引用
收藏
页码:241 / 260
页数:20
相关论文
共 50 条
  • [1] C-testable modified-booth multipliers
    NCSR 'Demokritos', Athens, Greece
    J Electron Test Theory Appl JETTA, 3 (241-260):
  • [2] Design of C-testable modified-Booth multipliers
    Boateng, Kwame Osei
    Takahashi, Hiroshi
    Takamatsu, Yuzo
    IEICE Transactions on Information and Systems, 2000, E-83-D (10) : 1868 - 1878
  • [3] Design of C-testable modified-booth multipliers
    Boateng, KO
    Takahashi, H
    Takamatsu, Y
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2000, E83D (10): : 1868 - 1878
  • [4] Design of c-testable multipliers based on the modified booth algorithm
    Boateng, KO
    Takahashi, H
    Takamatsu, Y
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 42 - 47
  • [5] Linear-testable and C-testable Nx × Ny modified Booth multipliers
    NCSR 'Demokritos', Athens, Greece
    IEE Proc Comput Digital Tech, 1 (44-48):
  • [6] Linear-testable and C-testable N(x)xN(y) modified booth multipliers
    Gizopoulos, D
    Paschalis, A
    Nikolos, D
    Halatsis, C
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (01): : 44 - 48
  • [7] Testing transition delay faults in modified Booth multipliers by using C-testable and SIC patterns
    Liang, Hsing-Chung
    Huang, Pao-Hsin
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1170 - 1173
  • [8] Fast C-testable array multipliers
    Gizopoulos, D
    Nikolos, D
    Paschalis, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1996, 80 (04) : 561 - 582
  • [9] DESIGN OF A C-TESTABLE BOOTH MULTIPLIER USING A REALISTIC FAULT MODEL
    VANSAS, J
    NOWE, C
    POLLET, D
    CATTHOOR, F
    VANOOSTENDE, P
    DEMAN, H
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (01): : 29 - 41
  • [10] C-testable bit parallel multipliers over GF(2m)
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    Jabir, A. M.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)