共 50 条
- [31] Novel C-Testable Design for H.264 Integer Motion Estimation PROCEEDINGS OF ICECE 2008, VOLS 1 AND 2, 2008, : 735 - 740
- [33] Adiabatic tree multipliers using modified Booth algorithm ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 161 - 164
- [35] Efficient design of modified booth multipliers for predetermined coefficients 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2717 - 2720
- [36] C-testable vector set design for antifuse-based FPGA cell 1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 392 - 395
- [37] C-testable S-box Implementation for Secure Advanced Encryption Standard 2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 210 - +
- [38] A C-TESTABLE PARALLEL MULTIPLIER USING DIFFERENTIAL CASCODE VOLTAGE SWITCH (DCVS) LOGIC VLSI 93, 1994, 42 : 133 - 142
- [39] Tree Multipliers with Modified Booth Algorithm Based on Adiabatic CPL PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 448 - 451