C-testable modified-booth multipliers

被引:11
|
作者
Gizopoulos, D
Nikolos, D
Paschalis, A
Halatsis, C
机构
[1] UNIV PATRAS,DEPT COMP ENGG & INFORM,PATRAS 26500,GREECE
[2] UNIV ATHENS,DEPT INFORMAT,GR-15771 ATHENS,GREECE
关键词
design for testability; C-testability; cell fault model; iterative logic arrays; Booth multipliers; carry lookahead adders;
D O I
10.1007/BF00133387
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper the testability of modified-Booth array multipliers for standard cells based design environments is examined for first time. In such cases the structure of the cells may be unknown, thus Cell Fault Model (CFM) is adopted. Two C-testable designs are proposed. A design for an N-x x N-y. bits modified-Booth multiplier, which uses ripple carry addition at the last stage of the multiplication, is first proposed. The design requires the addition of only one extra primary input and 38 test vectors with respect to CFM. A second C-testable design is given using carry lookahead addition at the last stage which is the case of practical implementations of modified-Booth multipliers. Such a C-testable design using carry lookahead addition is for first time proposed in the open literature. This second design requires the addition of 4 extra primary inputs. One-level and two-levels carry lookahead adders, are considered. The C-testable design requires 61 test vectors for the former and 73 test vectors for the latter, respectively. The hardware and delay overheads imposed by both C-testable designs are very small and decrease when the size of the multiplier increases.
引用
收藏
页码:241 / 260
页数:20
相关论文
共 50 条
  • [31] Novel C-Testable Design for H.264 Integer Motion Estimation
    Yeh, Po-Yu
    Ye, Bo-Yuan
    Kuo, Sy-Yen
    Lu, Shyue-Kung
    PROCEEDINGS OF ICECE 2008, VOLS 1 AND 2, 2008, : 735 - 740
  • [32] Modified Booth Multipliers With a Regular Partial Product Array
    Kuang, Shiann-Rong
    Wang, Jiun-Ping
    Guo, Cang-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) : 404 - 408
  • [33] Adiabatic tree multipliers using modified Booth algorithm
    Wang, Ling
    Hu, Jianping
    Li, Hong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 161 - 164
  • [34] Testing transition delay faults in modified booth multipliers
    Liang, Hsing-Chung
    Huang, Pao-Hsin
    Tang, Yan-Fei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (09) : 1693 - 1697
  • [35] Efficient design of modified booth multipliers for predetermined coefficients
    Kim, Young Eun
    Yoon, J. O.
    Cho, K. J.
    Chung, J. G.
    Cho, S. I.
    Choi, S. S.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2717 - 2720
  • [36] C-testable vector set design for antifuse-based FPGA cell
    Feng, WY
    Yan, RC
    Huang, WK
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 392 - 395
  • [37] C-testable S-box Implementation for Secure Advanced Encryption Standard
    Rahaman, H.
    Mathew, J.
    Jabir, A.
    Pradhan, D. K.
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 210 - +
  • [38] A C-TESTABLE PARALLEL MULTIPLIER USING DIFFERENTIAL CASCODE VOLTAGE SWITCH (DCVS) LOGIC
    WALLER, WAJ
    AZIZ, SM
    VLSI 93, 1994, 42 : 133 - 142
  • [39] Tree Multipliers with Modified Booth Algorithm Based on Adiabatic CPL
    Liu, Binbin
    Hu, Jianping
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 448 - 451
  • [40] Modified Booth modulo 2n-1 multipliers
    Efstathiou, C
    Vergos, HT
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (03) : 370 - 374