High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers

被引:0
|
作者
Rahnamaei, Ali [1 ]
Fatin, Gholamreza Zare [2 ]
Eskandarian, Abdollah [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Rasht Branch, Rasht, Iran
[2] Univ Mohaghegh Ardabili, Dept Elect & Comp Engn, Ardebil, Iran
关键词
CNTFET; High Speed; Low Power; Parallel Multiplier; Radix-4 Booth Scheme; FAST; 4-2; COMPRESSOR;
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed perfor-mance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances of middle stages have been reduced considerably. As a result, total transistor count along with power consumption has been decreased illustrating the other advantages of the designed structure. For evaluation of correct functionality, simulations using CNTFET 32nm standard process have been performed for the de-signed scheme which depict the latency of 195ps for critical path. Meanwhile, comparison with previous works using the Power Delay Product (PDP) criteria demonstrates the superiority of the proposed structure suggesting that our circuitry can be widely utilized for high speed parallel multiplier design.
引用
收藏
页码:281 / 290
页数:10
相关论文
共 50 条
  • [31] A novel high-speed parallel multiply-accumulate arithmetic architecture employing modified radix-4 signed-binary recoding
    Rao, VM
    Nowrouzian, B
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 57 - 60
  • [32] Majority Logic-based Approximate Recording Adders for High-radix Booth Multipliers
    Zhang, Tingting
    Jiang, Honglan
    Liu, Weiqiang
    Lombardi, Fabrizio
    Liu, Leibo
    Han, Jie
    2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 519 - 522
  • [33] Implementation Of High Speed And Low Power Hybrid Adder Based Novel Radix 4 Booth Multiplier
    Rajput, Sakshi
    Shukla, Rohit
    Praveen, Pushkar
    Anand, Ankit
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, : 741 - 743
  • [34] High-throughput radix-4 logMAP turbo decoder architecture
    Zhang, Yuping
    Parhi, Keshab K.
    2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1711 - +
  • [35] Design of high-speed modified booth multipliers operating at GHz ranges
    Kim, Soojin
    Cho, Kyeongsoon
    World Academy of Science, Engineering and Technology, 2010, 61 : 1 - 4
  • [36] Design of high-speed modified booth multipliers operating at GHz ranges
    Kim, Soojin
    Cho, Kyeongsoon
    World Academy of Science, Engineering and Technology, 2010, 37 : 1 - 4
  • [37] High-speed booth encoded parallel multiplier design
    Yeh, WC
    Jen, CW
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (07) : 692 - 701
  • [38] High-Speed Radix-4 Add-Compare-Select Unit for Next Generation Communication Systems
    Byun, Wooscok
    Kim, Ji-Hoon
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 148 - 149
  • [39] High speed Radix-4 soft-decision Viterbi Decoder for MB-OFDM UWB system
    Liang, Guixuan
    Portilla, Jorge
    Riesgo, Teresa
    VLSI CIRCUITS AND SYSTEMS VI, 2013, 8764
  • [40] High-speed RSA crypto-processor with radix-4 modular multiplication and Chinese Remainder Theorem
    Koo, Bonseok
    Lee, Dongwook
    Ryu, Gwonho
    Chang, Taejoo
    Lee, Sangjin
    INFORMATION SECURITY AND CRYPTOLOGY - ICISC 2006, PROCEEDINGS, 2006, 4296 : 81 - 93