High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers

被引:0
|
作者
Rahnamaei, Ali [1 ]
Fatin, Gholamreza Zare [2 ]
Eskandarian, Abdollah [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Rasht Branch, Rasht, Iran
[2] Univ Mohaghegh Ardabili, Dept Elect & Comp Engn, Ardebil, Iran
关键词
CNTFET; High Speed; Low Power; Parallel Multiplier; Radix-4 Booth Scheme; FAST; 4-2; COMPRESSOR;
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed perfor-mance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances of middle stages have been reduced considerably. As a result, total transistor count along with power consumption has been decreased illustrating the other advantages of the designed structure. For evaluation of correct functionality, simulations using CNTFET 32nm standard process have been performed for the de-signed scheme which depict the latency of 195ps for critical path. Meanwhile, comparison with previous works using the Power Delay Product (PDP) criteria demonstrates the superiority of the proposed structure suggesting that our circuitry can be widely utilized for high speed parallel multiplier design.
引用
收藏
页码:281 / 290
页数:10
相关论文
共 50 条
  • [21] High-performance compensation technique for the radix-4 CORDIC algorithm
    Rao, PR
    Chakrabarti, I
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (05): : 219 - 228
  • [22] Approximate Radix-8 Booth Multipliers for Low-Power and High-Performance Operation
    Jiang, Honglan
    Han, Jie
    Qiao, Fei
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (08) : 2638 - 2644
  • [23] RADIX-4 MODULES FOR HIGH-PERFORMANCE BIT-SERIAL COMPUTATION
    SMITH, SG
    DENYER, PB
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1987, 134 (06): : 271 - 276
  • [24] High Performance Integer Multiplier on FPGA with Radix-4 Number Theoretic Transform
    Chang, Boon-Chiao
    Lee, Wai-Kong
    Goi, Bok-Min
    Hwang, Seong Oun
    KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2022, 16 (08): : 2816 - 2830
  • [25] A hybrid radix-4/radix-8 low power, high speed multiplier architecture for wide bit widths
    Cherkauer, BS
    Friedman, EG
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 53 - 56
  • [26] AxBMs: Approximate Radix-8 Booth Multipliers for High-Performance FPGA-Based Accelerators
    Waris, Haroon
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (05) : 1566 - 1570
  • [27] PARALLEL ARCHITECTURES FOR HIGH-SPEED MULTIPLIERS
    MADEN, B
    GUY, CG
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 142 - 145
  • [28] A High Throughput and Low Power Radix-4 FFT Architecture
    Mookherjee, Soumak
    DeBrunner, Linda
    DeBrunner, Victor
    CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, : 1266 - 1270
  • [29] Ultra High Speed Modified Booth Encoding Architecture for High Speed Parallel Accumulations
    Fathi, Amir
    Azizian, Sarkis
    Hadidi, Khayrollah
    Khoei, Abdollah
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 706 - 709
  • [30] Design of Neuron Net Function using Modified Radix-4 Booth Multiplier with a Flipped Logic Parallel Prefix Adder
    Akbar, Alivan
    Adiono, Trio
    Harimurti, Suksmandhira
    Putra, Tengku Ahmad Madya
    2018 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD 2018): SMART DEVICES FOR BIG DATA ANALYTIC AND MACHINE LEARNING, 2018, : 18 - 23