High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers

被引:0
|
作者
Rahnamaei, Ali [1 ]
Fatin, Gholamreza Zare [2 ]
Eskandarian, Abdollah [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Rasht Branch, Rasht, Iran
[2] Univ Mohaghegh Ardabili, Dept Elect & Comp Engn, Ardebil, Iran
关键词
CNTFET; High Speed; Low Power; Parallel Multiplier; Radix-4 Booth Scheme; FAST; 4-2; COMPRESSOR;
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed perfor-mance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances of middle stages have been reduced considerably. As a result, total transistor count along with power consumption has been decreased illustrating the other advantages of the designed structure. For evaluation of correct functionality, simulations using CNTFET 32nm standard process have been performed for the de-signed scheme which depict the latency of 195ps for critical path. Meanwhile, comparison with previous works using the Power Delay Product (PDP) criteria demonstrates the superiority of the proposed structure suggesting that our circuitry can be widely utilized for high speed parallel multiplier design.
引用
收藏
页码:281 / 290
页数:10
相关论文
共 50 条
  • [1] High Speed Full Custom Parallel Multiplier Based on Radix-4 Booth
    Arthanto, Yashael F.
    Ibad, Sayyid I.
    Adiono, Trio
    2019 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD 2019): FUTURE SMART DEVICES AND NANOTECHNOLOGY FOR MICROELECTRONICS, 2019,
  • [2] Circuit Level Realization of Low Latency Radix-4 Booth Scheme for Parallel Multipliers
    Ali Rahnamaei
    Gholamreza Zare Fatin
    Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2022, 92 : 293 - 301
  • [3] Circuit Level Realization of Low Latency Radix-4 Booth Scheme for Parallel Multipliers
    Rahnamaei, Ali
    Fatin, Gholamreza Zare
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2022, 92 (02) : 293 - 301
  • [4] Performance Analysis of Wallace and Radix-4 Booth-Wallace Multipliers
    Asif, Shahzad
    Kong, Yinan
    PROCEEDINGS OF THE 2015 ELECTRONIC SYSTEM LEVEL SYNTHESIS CONFERENCE (ESLSYN), 2015, : 17 - 22
  • [5] A new high speed and low power decoder/encoder for Radix-4 Booth multiplier
    Ghasemi, Mir Majid
    Fathi, Amir
    Mousazadeh, Morteza
    Khoei, Abdollah
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (07) : 2199 - 2213
  • [6] Radix-4 and Radix-8 Booth Encoded Multi-Modulus Multipliers
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (11) : 2940 - 2952
  • [7] A Hybrid 4-bit Radix-4 Low Power Booth Multiplier With High Performance
    Katariya, Saurabh
    Singhal, Manish
    2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,
  • [8] GENERATING MULTIPLIERS FOR A RADIX-4 PARALLEL FFT ALGORITHM
    JOHNSTON, JA
    SIGNAL PROCESSING, 1984, 6 (01) : 61 - 66
  • [9] Inexact radix-4 Booth multipliers based on new partial product generation scheme for image multiplication
    Beura, Srikant Kumar
    Mahanta, Sudeshna Manjari
    Devi, Bishnulatpam Pushpa
    Saha, Prabir
    INTEGRATION-THE VLSI JOURNAL, 2024, 94
  • [10] Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing
    Liu, Weiqiang
    Qian, Liangyu
    Wang, Chenghua
    Jiang, Honglan
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (08) : 1435 - 1441