A High-Resolution Time-to-Digital Converter Based on Multi-Phase Clock Implement in Field-Programmable-Gate-Array

被引:0
|
作者
Yin, Zhoujiancheng [1 ]
Liu, Shubin [1 ]
Hao, Xinjun [1 ]
Gao, Shanshan [1 ]
An, Qi [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Anhui, Peoples R China
关键词
PS RESOLUTION; TDC;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a time-to-digital converter (TDC) based on 4 multi-phase clocks is implemented in a XILINX's Virtex4 FPGA. Profit from the PLL technology we can adjust the clock phase precisely. In this case, 4 multi-phase clocks have the 0 degrees, 90 degrees, 180 degrees, 270 degrees phase shift are generated. Each clock's rising edge has the same delay to the previous clock. Based on those 4 multi-phase clocks, we can divide one clock period into 4 same parts. The bin size of the TDC can be proved to 1/4 clock period. It is a new approach to come true the time interpolation within one clock period. The TDC based on multi-phase clock needs less logic resource than other kind TDC. Its high precision, high integrated level and large dynamic range can fit the demands very well. The performance of the multi-phase clock based TDC was tested. The bin size (resolution) of each channel is 0.757ns and the RMS (precision) is less than 0.5ns. The dynamic range is longer than 1 second. 64 TDC channels are realized in only one FPGA on a 15cm * 15cm board.
引用
收藏
页数:4
相关论文
共 50 条
  • [2] A high precision time-to-digital converter based on multi-phase clock implemented within Field-Programmable-Gate-Array
    Chen Kai
    Liu Shubin
    An Qi
    NUCLEAR SCIENCE AND TECHNIQUES, 2010, 21 (02) : 123 - 128
  • [3] A high-resolution time-to-digital converter implemented in field-programmable-gate-arrays
    Song, J
    An, Q
    Liu, SB
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (01) : 236 - 241
  • [4] Design of a high-precision time-to-digital converter in an Elitestek Ti60 field-programmable-gate-array
    He, Zongwu
    Wen, Xincheng
    Wang, Jian
    Ma, Qingli
    Yin, Zejie
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2024, 95 (08):
  • [5] Field-programmable-gate-array-based time-to-digital converter with 200-ps resolution
    Kalisz, J
    Szplet, R
    Pasierbinski, J
    Poniecki, A
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (01) : 51 - 55
  • [6] Multi-vernier time-to-digital converter implemented in a field-programmable gate array
    Chmielewski, Krzysztof
    MEASUREMENT SCIENCE AND TECHNOLOGY, 2011, 22 (01)
  • [7] A 16 channel high resolution (<11 ps RMS) Time-to-Digital Converter in a Field Programmable Gate Array
    Ugur, C.
    Bayer, E.
    Kurz, N.
    Traxler, M.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [8] A Fast-lock Synchronous Multi-phase Clock Generator based on a Time-to-Digital Converter
    Shin, Dongsuk
    Koo, Jabeom
    Yun, Won-Joo
    Choi, Young Jung
    Kim, Chulwoo
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1 - +
  • [9] Development of a sub-nanosecond time-to-digital converter based on a field-programmable gate array
    Sano, Y.
    Tomoto, M.
    Horii, Y.
    Sasaki, O.
    Uchida, T.
    Ikeno, M.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [10] A High-Resolution (< 10 ps RMS) 48-Channel Time-to-Digital Converter (TDC) Implemented in a Field Programmable Gate Array (FPGA)
    Bayer, Eugen
    Traxler, Michael
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (04) : 1547 - 1552