A High-Resolution Time-to-Digital Converter Based on Multi-Phase Clock Implement in Field-Programmable-Gate-Array

被引:0
|
作者
Yin, Zhoujiancheng [1 ]
Liu, Shubin [1 ]
Hao, Xinjun [1 ]
Gao, Shanshan [1 ]
An, Qi [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Anhui, Peoples R China
关键词
PS RESOLUTION; TDC;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a time-to-digital converter (TDC) based on 4 multi-phase clocks is implemented in a XILINX's Virtex4 FPGA. Profit from the PLL technology we can adjust the clock phase precisely. In this case, 4 multi-phase clocks have the 0 degrees, 90 degrees, 180 degrees, 270 degrees phase shift are generated. Each clock's rising edge has the same delay to the previous clock. Based on those 4 multi-phase clocks, we can divide one clock period into 4 same parts. The bin size of the TDC can be proved to 1/4 clock period. It is a new approach to come true the time interpolation within one clock period. The TDC based on multi-phase clock needs less logic resource than other kind TDC. Its high precision, high integrated level and large dynamic range can fit the demands very well. The performance of the multi-phase clock based TDC was tested. The bin size (resolution) of each channel is 0.757ns and the RMS (precision) is less than 0.5ns. The dynamic range is longer than 1 second. 64 TDC channels are realized in only one FPGA on a 15cm * 15cm board.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A High-Resolution Time-to-Digital Converter on FPGA Using Dynamic Reconfiguration
    Daigneault, Marc-Andre
    David, Jean Pierre
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (06) : 2070 - 2079
  • [42] Synchronization in Networks of Time-to-Digital Converters based on Field Programmable Gate Arrays
    Garzetti, F.
    Lusardi, N.
    Corna, N.
    Geraci, A.
    2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2019,
  • [43] A flexible 32-channel time-to-digital converter implemented in a Xilinx Zynq-7000 field programmable gate array
    Wang, Yonggang
    Kuang, Jie
    Liu, Chong
    Cao, Qiang
    Li, Deng
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2017, 847 : 61 - 66
  • [44] Adaptive high-performance velocity evaluation based on a high-resolution time-to-digital converter
    Lygouras, John N.
    Pachidis, Theodore P.
    Tarchanidis, Kostas N.
    Kodogiannis, Vassilis S.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (09) : 2035 - 2043
  • [45] High resolution heterodyne interferometer based on time-to-digital converter
    Wang Fei
    Long Zhangcai
    Zhang Bin
    Zhao Meirong
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):
  • [46] Time Resolution Improvement Using Dual Delay Lines for Field-Programmable-Gate-Array-Based Time-to-Digital Converters with Real-Time Calibration
    Chen, Yuan-Ho
    APPLIED SCIENCES-BASEL, 2019, 9 (01):
  • [47] A 20-ps Time-to-Digital Converter (TDC) Implemented in Field-Programmable Gate Array (FPGA) with Automatic Temperature Correction
    Pan, Weibin
    Gong, Guanghua
    Li, Jianmin
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (03) : 1468 - 1473
  • [48] A New High-resolution, Temperature-compensated Cyclic Time-to-Digital Converter
    Wu, Sau-Mou
    Li, Min-Hau
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 82 - 85
  • [49] A High-Resolution Pipeline Time-to-Digital Converter in 0.18μm CMOS Technology
    Wang, Yongsheng
    Ye, Qiao
    Zhao, Han
    Liu, Xiaowei
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 624 - 627
  • [50] High-resolution time-to-digital converter utilising fractional difference conversion scheme
    Xing, N.
    Shin, W. -Y.
    Jeong, D. -K.
    Kim, S.
    ELECTRONICS LETTERS, 2010, 46 (06) : 398 - U32