High-throughput turbo decoder using pipelined parallel architecture and collision-free interleaver

被引:5
|
作者
Karim, S. M. [1 ]
Chakrabarti, I. [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
CONTENTION-FREE INTERLEAVERS; MAP DECODER; ALGORITHM; DESIGN;
D O I
10.1049/iet-com.2011.0713
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-throughput architecture for a turbo decoder, which has been conceived by combining the advantages of pipelining and parallel processing, is proposed. Increase in throughput has been achieved by pipelining the add compare select offset (ACSO) unit and advancing the normalisation process in the ACSO unit based on global overflow protection logic. The proposed turbo decoder also benefits from incorporating low-complexity contention-free interleaver. The present work has demonstrated that a 32 maximum a posteriori probability (MAP) decoder core achieves a data rate of 1.138 Gbps at a maximum clock frequency of 486 MHz when implemented in a 90 nm process technology. Thus, the proposed turbo decoder meets the throughput requirement of modern wireless communication standards like third-generation partnership project (3GPP) long-term evolution (LTE).
引用
收藏
页码:1416 / 1424
页数:9
相关论文
共 50 条
  • [1] Design of Pipelined Parallel Turbo Decoder Using Contention Free Interleaver
    Karim, S. M.
    Chakrabarti, Indrajit
    [J]. 2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 646 - 650
  • [2] Turbo Decoder Using Contention-Free Interleaver and Parallel Architecture
    Wong, Cheng-Chi
    Lai, Ming-Wei
    Lin, Chien-Ching
    Chang, Hsie-Chia
    Lee, Chen-Yi
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (02) : 422 - 432
  • [3] Collision-free interleaver composed of a Latin square for parallel-architecture turbo codes
    Kim, Dae-Son
    Oh, Hyun-Young
    Song, Hong-Yeop
    [J]. IEEE COMMUNICATIONS LETTERS, 2008, 12 (03) : 203 - 205
  • [4] High-Throughput Contention-Free Concurrent Interleaver Architecture for Multi-Standard Turbo Decoder
    Wang, Guohui
    Sun, Yang
    Cavallaro, Joseph R.
    Guo, Yuanbin
    [J]. ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 113 - 121
  • [5] Parallel Interleaver Architecture with New Scheduling Scheme for High Throughput Configurable Turbo Decoder
    Wang, Guohui
    Vosoughi, Aida
    Shen, Hao
    Cavallaro, Joseph R.
    Guo, Yuanbin
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1340 - 1343
  • [6] High-Throughput Turbo Decoder With Parallel Architecture for LTE Wireless Communication Standards
    Shrestha, Rahul
    Paily, Roy P.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2699 - 2710
  • [7] High-throughput radix-4 logMAP turbo decoder architecture
    Zhang, Yuping
    Parhi, Keshab K.
    [J]. 2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1711 - +
  • [8] A High-Throughput Pipelined Parallel Architecture for JPEG XR Encoding
    Tsutsui, Hiroshi
    Hattori, Koichi
    Ochi, Hiroyuki
    Nakamura, Yukihiro
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2012, 11 (04)
  • [9] Parallel Interleaver Design for a High Throughput HSPA plus /LTE Multi-Standard Turbo Decoder
    Wang, Guohui
    Shen, Hao
    Sun, Yang
    Cavallaro, Joseph R.
    Vosoughi, Aida
    Guo, Yuanbin
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (05) : 1376 - 1389
  • [10] Pipelined parallel architectures for high throughput turbo decoding
    Lou, Xizhong
    Chen, Yanmin
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1116 - +