High-throughput turbo decoder using pipelined parallel architecture and collision-free interleaver

被引:5
|
作者
Karim, S. M. [1 ]
Chakrabarti, I. [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
CONTENTION-FREE INTERLEAVERS; MAP DECODER; ALGORITHM; DESIGN;
D O I
10.1049/iet-com.2011.0713
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-throughput architecture for a turbo decoder, which has been conceived by combining the advantages of pipelining and parallel processing, is proposed. Increase in throughput has been achieved by pipelining the add compare select offset (ACSO) unit and advancing the normalisation process in the ACSO unit based on global overflow protection logic. The proposed turbo decoder also benefits from incorporating low-complexity contention-free interleaver. The present work has demonstrated that a 32 maximum a posteriori probability (MAP) decoder core achieves a data rate of 1.138 Gbps at a maximum clock frequency of 486 MHz when implemented in a 90 nm process technology. Thus, the proposed turbo decoder meets the throughput requirement of modern wireless communication standards like third-generation partnership project (3GPP) long-term evolution (LTE).
引用
收藏
页码:1416 / 1424
页数:9
相关论文
共 50 条
  • [41] A High-Throughput LDPC Decoder Architecture for High-Rate WPAN Systems
    Baek, Kyung-Il
    Lee, Hanho
    Choi, Chang-Seok
    Kim, Sangmin
    Sobelman, Gerald E.
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1311 - 1314
  • [42] Parallel high-throughput limited search trellis decoder VLSI design
    Sun, F
    Zhang, T
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (09) : 1013 - 1022
  • [43] Contention-free interleavers for high-throughput turbo decoding
    Nimbalker, Ajit
    Blankenship, T. Keith
    Classon, Brian
    Fuja, Thomas E.
    Costello, Daniel J., Jr.
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2008, 56 (08) : 1258 - 1267
  • [44] A cost-effective VLSI architecture for high-throughput sequential decoder
    Lee, CY
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 328 - 331
  • [45] An Improved Low-Power High-Throughput Log-MAP Turbo Decoder
    Karim, S. M.
    Chakrabarti, Indrajit
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 450 - 457
  • [46] Efficient Parallel Turbo-Decoding for High-Throughput Wireless Systems
    Roth, Christoph
    Belfanti, Sandro
    Benkeser, Christian
    Huang, Qiuting
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (06) : 1824 - 1835
  • [47] Optimized concurrent interleaving architecture for high-throughput turbo-decoding
    Thul, MJ
    Gilbert, F
    Wehn, N
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 1099 - 1102
  • [48] A Parallel and Pipelined Architecture for Accelerating Fingerprint Computation in High Throughput Data Storages
    Li, Dongyang
    Yang, Qing
    Wang, Qingbo
    Guyot, Cyril
    Narasimha, Ashwin
    Vucinic, Dejan
    Bandic, Zvonimir
    [J]. 2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 203 - 206
  • [49] High-throughput PIM (Processing in-Memory) for DRAM using Bank-level Pipelined Architecture
    Lee, Hyunsoo
    Lee, Hyundong
    Shin, Minseung
    Shin, Gyuri
    Jeon, Sumin
    Song, Taigon
    [J]. 2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 101 - 102
  • [50] High-Throughput Split-Tree Architecture for Nonbinary SCL Polar Decoder
    Tao, Yaoyu
    Choi, Cedric
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2057 - 2061