High-throughput turbo decoder using pipelined parallel architecture and collision-free interleaver

被引:5
|
作者
Karim, S. M. [1 ]
Chakrabarti, I. [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
CONTENTION-FREE INTERLEAVERS; MAP DECODER; ALGORITHM; DESIGN;
D O I
10.1049/iet-com.2011.0713
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-throughput architecture for a turbo decoder, which has been conceived by combining the advantages of pipelining and parallel processing, is proposed. Increase in throughput has been achieved by pipelining the add compare select offset (ACSO) unit and advancing the normalisation process in the ACSO unit based on global overflow protection logic. The proposed turbo decoder also benefits from incorporating low-complexity contention-free interleaver. The present work has demonstrated that a 32 maximum a posteriori probability (MAP) decoder core achieves a data rate of 1.138 Gbps at a maximum clock frequency of 486 MHz when implemented in a 90 nm process technology. Thus, the proposed turbo decoder meets the throughput requirement of modern wireless communication standards like third-generation partnership project (3GPP) long-term evolution (LTE).
引用
收藏
页码:1416 / 1424
页数:9
相关论文
共 50 条
  • [21] A High-Throughput LDPC Decoder Architecture With Rate Compatibility
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (04) : 839 - 847
  • [22] A Fully Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications
    Cheng, Chung-Chao
    Yang, Jeng-Da
    Lee, Huang-Chang
    Yang, Chia-Hsiang
    Ueng, Yeong-Luh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2738 - 2746
  • [23] A high-throughput VLSI architecture for linear turbo equalization
    Lee, SJ
    Shanbhag, NR
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2142 - 2146
  • [24] A parametrizable low-power high-throughput turbo-decoder
    Prescher, G
    Gemmeke, T
    Noll, TG
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 25 - 28
  • [25] Parallel Decoding of Turbo Codes Using Multi-point Trellis Termination and Collision-Free Interleavers
    Taskaldiran, Mustafa
    Morling, Richard C. S.
    Kale, Izzet
    WTS: 2009 WIRELESS TELECOMMUNICATIONS SYMPOSIUM, 2009, : 108 - 112
  • [26] A Novel Partially Parallel Architecture for High-throughput LDPC Decoder for DVB-S2
    Kim, Seok-Min
    Park, Chang-Soo
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 820 - 825
  • [27] A high-throughput scalable BNN accelerator with fully pipelined architecture
    Han, Zhe
    Jiang, Jingfei
    Xu, Jinwei
    Zhang, Peng
    Zhao, Xiaoqiang
    Wen, Dong
    Dou, Yong
    CCF TRANSACTIONS ON HIGH PERFORMANCE COMPUTING, 2021, 3 (01) : 17 - 30
  • [28] A high-throughput scalable BNN accelerator with fully pipelined architecture
    Zhe Han
    Jingfei Jiang
    Jinwei Xu
    Peng Zhang
    Xiaoqiang Zhao
    Dong Wen
    Yong Dou
    CCF Transactions on High Performance Computing, 2021, 3 : 17 - 30
  • [29] High-throughput Block Turbo Decoding: From Full-parallel Architecture to FPGA Prototyping
    Camille Leroux
    Christophe Jégo
    Patrick Adde
    Michel Jézéquel
    Journal of Signal Processing Systems, 2009, 57 : 349 - 361
  • [30] High-throughput Block Turbo Decoding: From Full-parallel Architecture to FPGA Prototyping
    Leroux, Camille
    Jego, Christophe
    Adde, Patrick
    Jezequel, Michel
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 349 - 361