Parallel Interleaver Design for a High Throughput HSPA plus /LTE Multi-Standard Turbo Decoder

被引:30
|
作者
Wang, Guohui [1 ]
Shen, Hao [1 ]
Sun, Yang [1 ]
Cavallaro, Joseph R. [1 ]
Vosoughi, Aida [1 ]
Guo, Yuanbin [2 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
[2] Futurewei Technol, US Res Ctr, Wireless R&D, Plano, TX 75024 USA
基金
美国国家科学基金会;
关键词
ASIC implementation; HSPA; interleaver; LTE/LTE-advanced; memory contention; parallel processing; turbo decoder; VLSI architecture; CONTENTION-FREE INTERLEAVERS; PERMUTATION POLYNOMIALS; WIMAX;
D O I
10.1109/TCSI.2014.2309810
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To meet the evolving data rate requirements of emerging wireless communication technologies, many parallel architectures have been proposed to implement high throughput turbo decoders. However, concurrent memory reading/writing in parallel turbo decoding architectures leads to severe memory conflict problem, which has become a major bottleneck for high throughput turbo decoders. In this paper, we propose a flexible and efficient VLSI architecture to solve the memory conflict problem for highly parallel turbo decoders targeting multi-standard 3G/4G wireless communication systems. To demonstrate the effectiveness of the proposed parallel interleaver architecture, we implemented an HSPA+/LTE/LTE-Advanced multi-standard turbo decoder with a 45 nm CMOS technology. The implemented turbo decoder consists of 16 Radix-4 MAP decoder cores, and the chip core area is 2.43 mm(2). When clocked at 600 MHz, this turbo decoder can achieve a maximum decoding throughput of 826 Mbps in the HSPA+ mode and 1.67 Gbps in the LTE/LTE-Advanced mode, exceeding the peak data rate requirements for both standards.
引用
收藏
页码:1376 / 1389
页数:14
相关论文
共 50 条
  • [1] High-Throughput Contention-Free Concurrent Interleaver Architecture for Multi-Standard Turbo Decoder
    Wang, Guohui
    Sun, Yang
    Cavallaro, Joseph R.
    Guo, Yuanbin
    ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 113 - 121
  • [2] Design of a High Parallelism High Throughput HSPA plus Turbo Decoder
    Cheng, Jieqiong
    Yang, Qingqing
    Zhou, Xiaofang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [3] Parallel Interleaver Architecture with New Scheduling Scheme for High Throughput Configurable Turbo Decoder
    Wang, Guohui
    Vosoughi, Aida
    Shen, Hao
    Cavallaro, Joseph R.
    Guo, Yuanbin
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1340 - 1343
  • [4] HSPA plus /LTE-A Turbo Decoder on GPU and Multicore CPU
    Wu, Michael
    Wang, Guohui
    Yin, Bei
    Studer, Christoph
    Cavallaro, Joseph R.
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 824 - 828
  • [5] Implementation of a Radix-4, Parallel Turbo Decoder and Enabling the Multi-Standard Support
    Asghar, Rizwan
    Wu, Di
    Saeed, Ali
    Huang, Yulin
    Liu, Dake
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (01): : 25 - 41
  • [6] Implementation of a Radix-4, Parallel Turbo Decoder and Enabling the Multi-Standard Support
    Rizwan Asghar
    Di Wu
    Ali Saeed
    Yulin Huang
    Dake Liu
    Journal of Signal Processing Systems, 2012, 66 : 25 - 41
  • [7] Memory Conflict Analysis For A Multi-standard, Reconfigurable Turbo Decoder
    Abdel-Hamid, Eid M.
    Fahmy, Hossam A. H.
    Khairy, Mohamed M.
    Shalash, Ahmed F.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2701 - 2704
  • [8] Parameterized Area-Efficient Multi-standard Turbo Decoder
    Murugappa, Purushotham
    Baghdadi, Amer
    Jezequel, Michel
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 109 - 114
  • [9] High-Throughput Turbo Decoder With Parallel Architecture for LTE Wireless Communication Standards
    Shrestha, Rahul
    Paily, Roy P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2699 - 2710
  • [10] High-throughput turbo decoder using pipelined parallel architecture and collision-free interleaver
    Karim, S. M.
    Chakrabarti, I.
    IET COMMUNICATIONS, 2012, 6 (11) : 1416 - 1424