Parallel Interleaver Design for a High Throughput HSPA plus /LTE Multi-Standard Turbo Decoder

被引:30
|
作者
Wang, Guohui [1 ]
Shen, Hao [1 ]
Sun, Yang [1 ]
Cavallaro, Joseph R. [1 ]
Vosoughi, Aida [1 ]
Guo, Yuanbin [2 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
[2] Futurewei Technol, US Res Ctr, Wireless R&D, Plano, TX 75024 USA
基金
美国国家科学基金会;
关键词
ASIC implementation; HSPA; interleaver; LTE/LTE-advanced; memory contention; parallel processing; turbo decoder; VLSI architecture; CONTENTION-FREE INTERLEAVERS; PERMUTATION POLYNOMIALS; WIMAX;
D O I
10.1109/TCSI.2014.2309810
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To meet the evolving data rate requirements of emerging wireless communication technologies, many parallel architectures have been proposed to implement high throughput turbo decoders. However, concurrent memory reading/writing in parallel turbo decoding architectures leads to severe memory conflict problem, which has become a major bottleneck for high throughput turbo decoders. In this paper, we propose a flexible and efficient VLSI architecture to solve the memory conflict problem for highly parallel turbo decoders targeting multi-standard 3G/4G wireless communication systems. To demonstrate the effectiveness of the proposed parallel interleaver architecture, we implemented an HSPA+/LTE/LTE-Advanced multi-standard turbo decoder with a 45 nm CMOS technology. The implemented turbo decoder consists of 16 Radix-4 MAP decoder cores, and the chip core area is 2.43 mm(2). When clocked at 600 MHz, this turbo decoder can achieve a maximum decoding throughput of 826 Mbps in the HSPA+ mode and 1.67 Gbps in the LTE/LTE-Advanced mode, exceeding the peak data rate requirements for both standards.
引用
收藏
页码:1376 / 1389
页数:14
相关论文
共 50 条
  • [41] Parallel high-throughput limited search trellis decoder VLSI design
    Sun, F
    Zhang, T
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (09) : 1013 - 1022
  • [42] Design and implementation of virtual-single-length turbo decoder for multi-user parallel decoding
    Middya, Amitava
    Hsu, Terng-Yin
    INTEGRATION-THE VLSI JOURNAL, 2023, 93
  • [43] Reconfigurable Parallel Turbo Decoder Design for Multiple High-Mobility 4G Systems
    Cheng-Hung Lin
    Chun-Yu Chen
    En-Jui Chang
    An-Yeu Wu
    Journal of Signal Processing Systems, 2013, 73 : 109 - 122
  • [44] Reconfigurable Parallel Turbo Decoder Design for Multiple High-Mobility 4G Systems
    Lin, Cheng-Hung
    Chen, Chun-Yu
    Chang, En-Jui
    Wu, An-Yeu
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 109 - 122
  • [45] An area-efficient and high-throughput de-blocking filter for multi-standard video applications
    Liu, TM
    Lee, WP
    Lee, CY
    2005 International Conference on Image Processing (ICIP), Vols 1-5, 2005, : 3589 - 3592
  • [46] Design of multi-beam optics for high throughput parallel processing
    Hofmann, Oskar
    Stollenwerk, Jochen
    Loosen, Peter
    JOURNAL OF LASER APPLICATIONS, 2020, 32 (01)
  • [47] A High-gain Low-offset Baseband Design for Multi-Standard Navigation Receivers
    Joy, Jeffin
    Jose, Swetha Clara
    Kanchetla, Vijaya Kumar
    Jain, Shubham
    Zele, Rajesh
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [48] Multi-standard high-throughput and low-power quasi-cyclic low density parity check decoder for worldwide interoperability for microwave access and wireless fidelity standards
    Kanchetla, Vijaya Kumar
    Shrestha, Rahul
    Paily, Roy
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (02) : 111 - 120
  • [49] Automated Design Flow for Coarse-Grained Reconfigurable Platforms: an RVC-CAL Multi-Standard Decoder Use-Case
    Sau, C.
    Raffo, L.
    Palumbo, F.
    Bezati, E.
    Casale-Brunet, S.
    Mattavelli, M.
    2014 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION (SAMOS XIV), 2014, : 59 - 66
  • [50] VLSI design of a high-throughput multi-rate decoder for structured LDPC codes
    Rovini, M
    L'Insalata, NE
    Rossi, F
    Fanucci, L
    DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 202 - 209