Automated Design Flow for Coarse-Grained Reconfigurable Platforms: an RVC-CAL Multi-Standard Decoder Use-Case

被引:0
|
作者
Sau, C. [1 ]
Raffo, L. [1 ]
Palumbo, F. [2 ]
Bezati, E. [3 ]
Casale-Brunet, S. [3 ]
Mattavelli, M. [3 ]
机构
[1] Univ Cagliari, Dipartimento Ingn Elettr & Elettron, I-09124 Cagliari, Italy
[2] Univ Sassari, Dipartimento Sci Polit & Comunicaz & Ingn Informa, I-07100 Sassari, Italy
[3] Ecole Polytech Fed Lausanne, EPFL SCI STI MM, CH-1015 Lausanne, Switzerland
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Specialized hardware infrastructures for efficient multi-application runtime reconfigurable platforms require to address several issues. The higher is the system complexity, the more error prone and time consuming is the entire design flow. Moreover, system configuration along with resource management and mapping are challenging, especially when runtime adaptivity is required. In order to address these issues, the Reconfigurable Video Coding Group within the MPEG group has developed the MPEG RMC standards ISO/IEC 23001-4 and 23002-4, based on the dataflow Model of Computation. In this paper, we propose an integrated design flow, leveraging on Xronos, TURNUS, and the Multi-Dataflow Composer tool, capable of automatic synthesis and mapping of reconfigurable systems. In particular, an RVC MPEG-4 SP decoder and the RVC Intra MPEG-4 SP decoder have been implemented on the same coarse-grained reconfigurable platform, targeting a Xilinx Virtex 5 330 FPGA board. Results confirmed the potentiality of the approach, capable of completely preserving the single decoders functionality and of providing, in addition, considerable power/area benefits with respect to the parallel implementation of the considered decoders on the same platform.
引用
收藏
页码:59 / 66
页数:8
相关论文
共 5 条
  • [1] Implementation of multi-standard video decoder on a heterogeneous coarse-grained reconfigurable processor
    Liu LeiBo
    Chen YingJie
    Wang Dong
    Yin ShouYi
    Wang Xing
    Wang Long
    Lei Hao
    Cao Peng
    Wei ShaoJun
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (08) : 1 - 14
  • [2] Implementation of multi-standard video decoder on a heterogeneous coarse-grained reconfigurable processor
    LIU LeiBo
    CHEN YingJie
    WANG Dong
    YIN ShouYi
    WANG Xing
    WANG Long
    LEI Hao
    CAO Peng
    WEI ShaoJun
    [J]. Science China(Information Sciences), 2014, 57 (08) : 216 - 229
  • [3] Implementation of multi-standard video decoder on a heterogeneous coarse-grained reconfigurable processor
    LeiBo Liu
    YingJie Chen
    Dong Wang
    ShouYi Yin
    Xing Wang
    Long Wang
    Hao Lei
    Peng Cao
    ShaoJun Wei
    [J]. Science China Information Sciences, 2014, 57 : 1 - 14
  • [4] Implementation of multi-standard video decoding algorithms on a coarse-grained reconfigurable multimedia processor
    Liu, Leiho
    Chen, Yingjie
    Yin, Shouyi
    Wang, Dong
    Wang, Xing
    Wei, Shaojun
    Lei, Hao
    Zhou, Li
    Cao, Peng
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 897 - 900
  • [5] A COARSE-GRAINED DYNAMICALLY RECONFIGURABLE MAC PROCESSOR FOR POWER-SENSITIVE MULTI-STANDARD DEVICES
    Nabi, Syed Waqar
    Wells, Cade C.
    Vanderbauwhede, Wim
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 151 - +